A 9.6-Gb/s 1.22-mW/Gb/s Data-Jitter Mixing Forwarded-Clock Receiver in 65-nm CMOS

被引:3
|
作者
Chung, Sang-Hye [1 ]
Kim, Lee-Sup [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Dept Elect Engn & Comp Sci, Daejeon 305701, South Korea
基金
新加坡国家研究基金会;
关键词
Data-jitter mixer (DJM); double-balanced mixer; injection-locked oscillator (ILO); jitter tracking bandwidth; receiver; source synchronous parallel link; SOURCE-SYNCHRONOUS RECEIVER; LINK;
D O I
10.1109/TVLSI.2014.2355840
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a data-jitter mixing (DJM) forwarded-clock receiver is proposed that achieves high jitter correlation between data and a clock for high speed and small power consumption. The first-stage injection-locked oscillator (ILO) filters out high-frequency clock jitter that loses the correlation due to a latency mismatch between data and the clock. Then, a data-jitter mixer in the second stage of the proposed receiver further increases the jitter correlation reduced by nonoptimal jitter filtering in ILO. Moreover, the DJM reduces power supply noise induced jitter from a clock distribution network, while the conventional jitter filter cannot track the high-frequency jitter because of filtering it out. A prototype receiver implemented in 1-V 65-nm CMOS process achieves 9.6 Gb/s with 1.22-mW/Gb/s in spite of a 1.92-ns latency mismatch between data and a clock.
引用
收藏
页码:2023 / 2033
页数:11
相关论文
共 50 条
  • [41] A 42.7Gb/s Optical Receiver With Digital Clock and Data Recovery in 28nm CMOS
    Kang, Hyungryul
    Kim, Inhyun
    Liu, Ruida
    Kumar, Ankur
    Yi, Il-Min
    Yuan, Yuan
    Huang, Zhihong
    Palermo, Samuel
    IEEE ACCESS, 2024, 12 : 109900 - 109911
  • [42] A 28-Gb/s VCSEL Driver with Variable Output Impedance in 65-nm CMOS
    Inoue, Toshiyuki
    Tsuchiya, Akira
    Kishine, Keiji
    Ito, Daisuke
    Takahashi, Yasuhiro
    Nakamura, Makoto
    2022 IEEE 65TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS 2022), 2022,
  • [43] A Fully-Integrated 40-Gb/s Transceiver in 65-nm CMOS Technology
    Chen, Ming-Shuan
    Shih, Yu-Nan
    Lin, Chen-Lun
    Hung, Hao-Wei
    Lee, Jri
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (03) : 627 - 640
  • [44] A 21-Gb/s 87-mW Transceiver with FFE/DFE/Linear Equalizer in 65-nm CMOS Technology
    Wang, Huaide
    Lee, Chao-Cheng
    Lee, An-Ming
    Lee, Jri
    2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2009, : 50 - +
  • [45] A 21-Gb/s 87-mW Transceiver With FFE/DFE/Analog Equalizer in 65-nm CMOS Technology
    Wang, Huaide
    Lee, Jri
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (04) : 909 - 920
  • [46] Design Techniques for a 60-Gb/s 288-mW NRZ Transceiver With Adaptive Equalization and Baud-Rate Clock and Data Recovery in 65-nm CMOS Technology
    Han, Jaeduk
    Sutardja, Nicholas
    Lu, Yue
    Alon, Elad
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (12) : 3474 - 3485
  • [47] A 5Gb/s Equalizer for USB 3.0 Receiver in 65 nm CMOS Technology
    Kopanski, Jakub
    Pleskacz, Witold A.
    Pienkowski, Dariusz
    2011 IEEE 14TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2011, : 131 - 134
  • [48] A Stacked 4x25 Gb/s Optical Receiver in 28 nm CMOS with 0.154 mW/Gb/s Power Efficiency
    Zhang, Yihua
    Guo, Zhuoqi
    Xie, Yang
    Li, Dan
    Fan, Shiquan
    Gui, Xiaoyan
    Geng, Li
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [49] A 10 Gb/s 45 mW Adaptive 60 GHz Baseband in 65 nm CMOS
    Thakkar, Chintan
    Kong, Lingkai
    Jung, Kwangmo
    Frappe, Antoine
    Alon, Elad
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (04) : 952 - 968
  • [50] A 32 Gb/s 0.55 mW/Gbps PAM4 1-FIR 2-IIR Tap DFE Receiver in 65-nm CMOS
    Elhadidy, Osama
    Roshan-Zamir, Ashkan
    Yang, Hae-Woong
    Palermo, Samuel
    2015 SYMPOSIUM ON VLSI CIRCUITS (VLSI CIRCUITS), 2015,