A Cascaded Nine-Level Inverter Topology With T-Type and H-Bridge With Increased DC-Bus Utilization

被引:28
|
作者
Pal, Souradeep [1 ]
Majumder, Mriganka Ghosh [1 ]
Rakesh, R. [1 ]
Gopakumar, K. [1 ]
Umanand, Loganathan [1 ]
Zielinski, Dariusz [2 ]
Beig, Abdul R. [3 ]
机构
[1] Indian Inst Sci, Dept Elect Syst Engn, Bangalore 560012, Karnataka, India
[2] Lublin Univ Technol, Dept Elect Drive Syst & Elect Machines, PL-20618 Lublin, Poland
[3] Khalifa Univ, Dept Elect Engn & Comp Sci, Abu Dhabi 127788, U Arab Emirates
关键词
Common mode offset; induction motor (IM) drive; nine-level inverter; pulsewidth modulation (PWM); FLYING-CAPACITOR; MULTILEVEL INVERTER; MODULATION RANGE; OPERATION; IM; CONVERTER;
D O I
10.1109/TPEL.2020.3002918
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article introduces a hybrid nine-level inverter topology with extended dc-bus utilization for operation at over modulation range without the presence of lower order harmonics (predominantly fifth and seventh) when compared to conventional two-level and multilevel inverter with hexagonal voltage space vector structure. The proposed inverter is a cascade of a five-level T-type unit and an H-bridge (HB) unit. An increase in the dc-bus utilization is possible by increasing the pole voltage levels to +/-(V-dc/2 + V-dc/8) using the HB capacitor voltage and also the capacitor voltages are balanced by adding a offset to sine reference. The aforementioned pulsewidth modulation strategy allows us to increase the peak phase fundamental voltage from 0.577V(dc) to 0.625V(dc) in case of unity power factor (p.f) load and to 0.637V(dc) for 0.82 p.f load with the proposed nine-level inverter. The limiting factor on increasing the dc bus utilization such as p.f, HB capacitor balancing are analysed broadly in this article. The proposed inverter scheme and its claim of increasing the peak phase fundamental voltage is experimentally validated in a laboratory prototype.
引用
收藏
页码:285 / 294
页数:10
相关论文
共 50 条
  • [41] A new topology for cascaded H-bridge multilevel inverter with PI and Fuzzy control
    Kannan, C.
    Mohanty, Nalin Kant
    Selvarasu, R.
    FIRST INTERNATIONAL CONFERENCE ON POWER ENGINEERING COMPUTING AND CONTROL (PECCON-2017 ), 2017, 117 : 917 - 926
  • [42] Comparison of DC-Bus Voltage Balancing Strategies for Three-Phase DSTATCOM Based on Cascaded H-Bridge Multilevel Converter
    Barrena, Jon Andoni
    Marroyo, Luis
    Angel Rodriguez, Miguel
    Ramon Torrealday, Jose
    2008 IEEE POWER ELECTRONICS SPECIALISTS CONFERENCE, VOLS 1-10, 2008, : 4819 - +
  • [43] Quasi Cascaded H-Bridge Five-Level Boost Inverter
    Minh-Khai Nguyen
    Tan-Tai Tran
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2017, 64 (11) : 8525 - 8533
  • [44] THD Analysis of Cascaded H-Bridge Multi-Level Inverter
    Singh, Gurcharan
    Garg, Vijay Kumar
    PROCEEDINGS OF 4TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMPUTING AND CONTROL (ISPCC 2K17), 2017, : 229 - 234
  • [45] Hybrid SPWM Techniques for Five Level Cascaded H-Bridge Inverter
    Ambhore, Datta
    Borghate, Vijay B.
    Maddugari, Santosh Kumar
    Soni, Nayana
    Sabyasachi, Sidharth
    2018 8TH IEEE INDIA INTERNATIONAL CONFERENCE ON POWER ELECTRONICS (IICPE), 2018,
  • [46] Modulated model predictive current control technique for single phase nine-level T-type packed U-cell inverter topology
    Bhanuchandar, Aratipamula
    Murthy, Bhagwan K.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2024, 52 (03) : 1302 - 1321
  • [47] Hybrid Seven-Level Converter Based on T-Type Converter and H-Bridge Cascaded Under SPWM and SVM
    Yu, Hanyang
    Chen, Bin
    Yao, Wenxi
    Lu, Zhengyu
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2018, 33 (01) : 689 - 702
  • [48] Analysis and Suppression of Active Power Backflow of Three-Phase Common DC-Bus Cascaded H-Bridge PV Grid-Connected Inverter During LVRT
    Zhao, Tao
    Chen, Daolian
    IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2022, 10 (01) : 745 - 759
  • [49] Single DC Source Cascaded H-Bridge Inverter with Integrated Boost Capability
    Liang, Zhihao
    Su, Wenbin
    Xu, Changhao
    Jiang, Jiahui
    2022 IEEE 9TH INTERNATIONAL CONFERENCE ON POWER ELECTRONICS SYSTEMS AND APPLICATIONS, PESA, 2022,
  • [50] Performance of Cascaded Diode Bridge Integrated H-Bridge 13 Level Multilevel Inverter
    Nagar, Shweta
    Khan, Shazma
    Singh, Balvinder
    2017 RECENT DEVELOPMENTS IN CONTROL, AUTOMATION AND POWER ENGINEERING (RDCAPE), 2017, : 399 - 403