A Cascaded Nine-Level Inverter Topology With T-Type and H-Bridge With Increased DC-Bus Utilization

被引:28
|
作者
Pal, Souradeep [1 ]
Majumder, Mriganka Ghosh [1 ]
Rakesh, R. [1 ]
Gopakumar, K. [1 ]
Umanand, Loganathan [1 ]
Zielinski, Dariusz [2 ]
Beig, Abdul R. [3 ]
机构
[1] Indian Inst Sci, Dept Elect Syst Engn, Bangalore 560012, Karnataka, India
[2] Lublin Univ Technol, Dept Elect Drive Syst & Elect Machines, PL-20618 Lublin, Poland
[3] Khalifa Univ, Dept Elect Engn & Comp Sci, Abu Dhabi 127788, U Arab Emirates
关键词
Common mode offset; induction motor (IM) drive; nine-level inverter; pulsewidth modulation (PWM); FLYING-CAPACITOR; MULTILEVEL INVERTER; MODULATION RANGE; OPERATION; IM; CONVERTER;
D O I
10.1109/TPEL.2020.3002918
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article introduces a hybrid nine-level inverter topology with extended dc-bus utilization for operation at over modulation range without the presence of lower order harmonics (predominantly fifth and seventh) when compared to conventional two-level and multilevel inverter with hexagonal voltage space vector structure. The proposed inverter is a cascade of a five-level T-type unit and an H-bridge (HB) unit. An increase in the dc-bus utilization is possible by increasing the pole voltage levels to +/-(V-dc/2 + V-dc/8) using the HB capacitor voltage and also the capacitor voltages are balanced by adding a offset to sine reference. The aforementioned pulsewidth modulation strategy allows us to increase the peak phase fundamental voltage from 0.577V(dc) to 0.625V(dc) in case of unity power factor (p.f) load and to 0.637V(dc) for 0.82 p.f load with the proposed nine-level inverter. The limiting factor on increasing the dc bus utilization such as p.f, HB capacitor balancing are analysed broadly in this article. The proposed inverter scheme and its claim of increasing the peak phase fundamental voltage is experimentally validated in a laboratory prototype.
引用
收藏
页码:285 / 294
页数:10
相关论文
共 50 条
  • [1] A Modified Space Vector PWM Approach for Nine-Level Cascaded H-Bridge Inverter
    Hemanth Kumar Busireddy
    Makarand Mohankumar Lokhande
    Raghavendra Reddy Karasani
    Vijay Bhanuji Borghate
    Arabian Journal for Science and Engineering, 2019, 44 : 2131 - 2149
  • [2] A Modified Space Vector PWM Approach for Nine-Level Cascaded H-Bridge Inverter
    Busireddy, Hemanth Kumar
    Lokhande, Makarand Mohankumar
    Karasani, Raghavendra Reddy
    Borghate, Vijay Bhanuji
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2019, 44 (03) : 2131 - 2149
  • [3] Linear Power Balance Strategy for Asymmetric Cascaded H-Bridge Nine-Level Inverter
    Ye, Manyuan
    Yu, Shengming
    Liu, Wenfang
    Chen, Yinbo
    Shao, Yunpeng
    Diangong Jishu Xuebao/Transactions of China Electrotechnical Society, 2024, 39 (14): : 4495 - 4507
  • [4] A Novel Extended T-type Nine-Level Boost Inverter
    Kishore, P. S. V.
    Nakka, Jayaram
    Jakkula, Swamy
    Haider, Sukanta
    Rajesh, Jami
    2022 IEEE INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, DRIVES AND ENERGY SYSTEMS, PEDES, 2022,
  • [5] Elimination of Low Order Harmonics in Nine-level Cascaded H-bridge Converter
    Abrishamifar, Adib
    Arasteh, Mohammad
    Golshan, Farzad
    2016 7TH POWER ELECTRONICS AND DRIVE SYSTEMS & TECHNOLOGIES CONFERENCE (PEDSTC), 2016, : 529 - 534
  • [6] A Nine-Level Midpoint-Clamped Inverter With Full DC-Bus Utilization and Suppressed Charging Current for PV Application
    Surapu, Prasada Rao
    Sandeep, N.
    Verma, Arun Kumar
    IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2024, 12 (03) : 2972 - 2980
  • [7] Power Quality Improvement Using Nine-Level Cascaded H-Bridge Voltage Source Inverter for PV Applications
    Waqas, Muhammad
    Jamil, Mohsin
    12TH INTERNATIONAL CONFERENCE ON SMART GRID, ICSMARTGRID 2024, 2024, : 429 - 434
  • [8] A Nine-Level Inverter Topology with Equal Source Utilization
    Chappa, Anilkumar
    Gupta, Shubhrata
    Sahu, Lalit Kumar
    Gupta, Krishna Kumar
    IECON 2020: THE 46TH ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY, 2020, : 5130 - 5135
  • [9] A Seven Level Cascaded H-Bridge Inverter Topology with Reduced Sources
    Sahoo, Rajanikanta
    Kasari, Prabir Ranjan
    Mishra, Manas Ranjan
    Chakraborti, Abanishwar
    Kumar, Ambati Dinesh
    Das, Bikram
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON INVENTIVE SYSTEMS AND CONTROL (ICISC 2018), 2018, : 655 - 660
  • [10] A Nine-Level T-Type Packed U-Cell Inverter
    Niu, Decun
    Gao, Feng
    Wang, Panrui
    Zhou, Kangjia
    Qin, Futian
    Ma, Zhan
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2020, 35 (02) : 1171 - 1175