Design of an 8-bit 1GS/s F&I ADC in 0,13μm SiGe BiCMOS Technology

被引:0
|
作者
Barzdenas, V. [1 ]
Poviliauskas, D. [1 ]
Grazulevicius, G. [1 ]
Kiela, K. [1 ]
机构
[1] Vilnius Gediminas Tech Univ, Dept Comp Engn, LT-03227 Vilnius, Lithuania
关键词
SIMULATION;
D O I
10.5755/j01.eee.122.6.1821
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
V. Barzdenas, D. Poviliauskas, G. Grazulevicius, K. Kiela. Design of an 8-bit 1GS/s F&I ADC in 0,13 mu m SiGe BiCMOS Technology // Electronics and Electrical Engineering. - Kaunas: Technologija, 2012. - No. 6(122). - P. 55-58. In this paper, design and simulation results of an 8-bit 1 GS/s clock speed folding and interpolating analog-digital converter (F&I ADC) are presented. The converter for four lower bits used folding with interpolation whose coefficients respectively equal to 8 and 6, and four upper bits made using parallel comparators structure. ADC design and simulations carried out with Cadence software packages. Dynamic characteristics of the converter are presented, which shows that signal-to-noise and distortion ratio (SNDR) and spurious-free dynamic range (SFDR) at 1 MHz input signal and 1 GS/s clock frequency is respectively equal to 49,7/54,6 dB. It is also identified effective number of bits (ENOB), which is approximately equal to 8-bit, when the input signal frequency is 1 MHz and at 500 MHz, ENOB drops to around 6-bit. After static characteristics simulation were got that the differential nonlinearity (DNL) did not exceed 0,4 LSB and integral nonlinearity (INL) is less than +/- 0,6 LSB. Ill. 8, bibl. 6, tabl. 1 (in English; abstracts in English and Lithuanian).
引用
收藏
页码:55 / 58
页数:4
相关论文
共 42 条
  • [41] A 1-V 690 μW 8-bit 200 MS/s Flash-SAR ADC with Pipelined Operation of Flash and SAR ADCs in 0.13 μm CMOS
    Eslami, Monireh
    Taherzadeh-Sani, Mohammad
    Nabki, Frederic
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 289 - 292
  • [42] A 10-GS/s 8-bit 2850-μm2 Two-Step Time-Domain ADC With Speed and Efficiency Enhanced by the Delay-Tracking Pipelined-SAR TDC
    Liu, Juzheng
    Hassanpourghadi, Mohsen
    Chen, Mike Shuo-Wei
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (12) : 3757 - 3767