Design of an 8-bit 1GS/s F&I ADC in 0,13μm SiGe BiCMOS Technology

被引:0
|
作者
Barzdenas, V. [1 ]
Poviliauskas, D. [1 ]
Grazulevicius, G. [1 ]
Kiela, K. [1 ]
机构
[1] Vilnius Gediminas Tech Univ, Dept Comp Engn, LT-03227 Vilnius, Lithuania
关键词
SIMULATION;
D O I
10.5755/j01.eee.122.6.1821
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
V. Barzdenas, D. Poviliauskas, G. Grazulevicius, K. Kiela. Design of an 8-bit 1GS/s F&I ADC in 0,13 mu m SiGe BiCMOS Technology // Electronics and Electrical Engineering. - Kaunas: Technologija, 2012. - No. 6(122). - P. 55-58. In this paper, design and simulation results of an 8-bit 1 GS/s clock speed folding and interpolating analog-digital converter (F&I ADC) are presented. The converter for four lower bits used folding with interpolation whose coefficients respectively equal to 8 and 6, and four upper bits made using parallel comparators structure. ADC design and simulations carried out with Cadence software packages. Dynamic characteristics of the converter are presented, which shows that signal-to-noise and distortion ratio (SNDR) and spurious-free dynamic range (SFDR) at 1 MHz input signal and 1 GS/s clock frequency is respectively equal to 49,7/54,6 dB. It is also identified effective number of bits (ENOB), which is approximately equal to 8-bit, when the input signal frequency is 1 MHz and at 500 MHz, ENOB drops to around 6-bit. After static characteristics simulation were got that the differential nonlinearity (DNL) did not exceed 0,4 LSB and integral nonlinearity (INL) is less than +/- 0,6 LSB. Ill. 8, bibl. 6, tabl. 1 (in English; abstracts in English and Lithuanian).
引用
收藏
页码:55 / 58
页数:4
相关论文
共 42 条
  • [31] A 42fJ 8-bit 1.0-GS/s folding and interpolating ADC with 1GHz signal bandwidth
    Wang, Mingshuo
    Ye, Fan
    Li, Wei
    Ren, Junyan
    IEICE ELECTRONICS EXPRESS, 2014, 11 (02):
  • [32] A 1-GS/s 8-Bit 12.01-fJ/conv.-step Two-Step SAR ADC in 28-nm FDSOI Technology
    Fan, Qingjun
    Chen, Jinghong
    IEEE 45TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC 2019), 2019, : 99 - +
  • [33] A 1-GS/s 8-Bit 12.01-fJ/conv.-step Two-Step SAR ADC in 28-nm FDSOI Technology
    Fan, Qingjun
    Chen, Jinghong
    IEEE SOLID-STATE CIRCUITS LETTERS, 2019, 2 (09): : 99 - 102
  • [34] A 1-V 1.25-GS/S 8-bit self-calibrated flash ADC in 90-nm digital CMOS
    Yu, Hairong
    Chang, Mau-Chung Frank
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2008, 55 (07) : 668 - 672
  • [35] Design of a 2-GS/s 8-b self-calibrating ADC in 0.18μm CMOS technology
    Azzolini, C
    Boni, A
    Facen, A
    Parenti, M
    Vecchi, D
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1386 - 1389
  • [36] 应用于9通道8-bit 1 GS/s时钟交叠SAR ADC的后台校准改进方法
    祝瑞元
    顾纯晨
    赵裔
    方昊
    洪志良
    复旦学报(自然科学版), 2014, 53 (04) : 466 - 474
  • [37] A 6 GS/s 9.5 bit Pipelined Folding-Interpolating ADC with 7.3 ENOB and 52.7 dBc SFDR in the 2nd Nyquist Band in 0.25 μm SiGe-BiCMOS
    Buck, M.
    Groezing, M.
    Bieg, R.
    Digel, J.
    Du, X. -Q.
    Thomas, P.
    Berroth, M.
    Epp, M.
    Rauscher, J.
    Schlumpp, M.
    2016 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2016, : 15 - 18
  • [38] An 8-Bit 1-GS/s Asynchronous Loop-Unrolled SAR-Flash ADC With Complementary Dynamic Amplifiers in 28-nm CMOS
    Oh, Dong-Ryeol
    Moon, Kyoung-Jun
    Lim, Won-Mook
    Kim, Ye-Dam
    An, Eun-Ji
    Ryu, Seung-Tak
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (04) : 1216 - 1226
  • [39] A 1-V 5-bit 0.5 GS/s time-based flash ADC in 0.18 μm CMOS technology
    Fani, Seyed Hamid
    Rahiminejad, Ehsan
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2022, 112 (03) : 467 - 473
  • [40] A 1-V 5-bit 0.5 GS/s time-based flash ADC in 0.18 µm CMOS technology
    Seyed Hamid Fani
    Ehsan Rahiminejad
    Analog Integrated Circuits and Signal Processing, 2022, 112 : 467 - 473