Design of an 8-bit 1GS/s F&I ADC in 0,13μm SiGe BiCMOS Technology

被引:0
|
作者
Barzdenas, V. [1 ]
Poviliauskas, D. [1 ]
Grazulevicius, G. [1 ]
Kiela, K. [1 ]
机构
[1] Vilnius Gediminas Tech Univ, Dept Comp Engn, LT-03227 Vilnius, Lithuania
关键词
SIMULATION;
D O I
10.5755/j01.eee.122.6.1821
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
V. Barzdenas, D. Poviliauskas, G. Grazulevicius, K. Kiela. Design of an 8-bit 1GS/s F&I ADC in 0,13 mu m SiGe BiCMOS Technology // Electronics and Electrical Engineering. - Kaunas: Technologija, 2012. - No. 6(122). - P. 55-58. In this paper, design and simulation results of an 8-bit 1 GS/s clock speed folding and interpolating analog-digital converter (F&I ADC) are presented. The converter for four lower bits used folding with interpolation whose coefficients respectively equal to 8 and 6, and four upper bits made using parallel comparators structure. ADC design and simulations carried out with Cadence software packages. Dynamic characteristics of the converter are presented, which shows that signal-to-noise and distortion ratio (SNDR) and spurious-free dynamic range (SFDR) at 1 MHz input signal and 1 GS/s clock frequency is respectively equal to 49,7/54,6 dB. It is also identified effective number of bits (ENOB), which is approximately equal to 8-bit, when the input signal frequency is 1 MHz and at 500 MHz, ENOB drops to around 6-bit. After static characteristics simulation were got that the differential nonlinearity (DNL) did not exceed 0,4 LSB and integral nonlinearity (INL) is less than +/- 0,6 LSB. Ill. 8, bibl. 6, tabl. 1 (in English; abstracts in English and Lithuanian).
引用
收藏
页码:55 / 58
页数:4
相关论文
共 42 条
  • [1] A 5GS/s 8-bit ADC with Self-Calibration in 0.18 μm SiGe BiCMOS Technology
    Wang, Dong
    Luan, Jian
    Guo, Xuan
    Zhou, Lei
    Wu, Danyu
    Liu, Huasen
    Ding, Hao
    Wu, Jin
    Liu, Xinyu
    ELECTRONICS, 2019, 8 (02):
  • [2] A 20GS/s 8-Bit Current Steering DAC in 0.25μm SiGe BiCMOS Technology
    Halder, Samiran
    Gustat, Hans
    Scheytt, Christoph
    Thiede, Andreas
    2008 EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE (EUMIC), 2008, : 147 - +
  • [3] A 4GS/s 8bit ADC Fabricated in 0.35μm SiGe BiCMOS Technology
    Wu, Danyu
    Jiang, Fan
    Zhou, Lei
    Wu, Jin
    Huang, Yinkun
    Jin, Zhi
    Liu, Xinyu
    2013 IEEE BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING (BCTM), 2013, : 69 - 72
  • [4] A 10-GS/s 8-bit 4-way interleaved folding ADC in 0.18 μm SiGe-BiCMOS
    Liu, Huasen
    Wu, Danyu
    Zhou, Lei
    Huang, Yinkun
    Luan, Jian
    Guo, Xuan
    Wang, Dong
    Zheng, Xuqiang
    Wu, Jin
    Liu, Xinyu
    IEICE ELECTRONICS EXPRESS, 2019, 16 (03):
  • [5] Design of a Novel 8-bit 0.35-μm BiCMOS Pipelined ADC
    Xi, Gaijuan
    Liu, Hongxia
    Yu, XiangHong
    2009 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC 2009), 2009, : 342 - +
  • [6] Resolution-Related Design Considerations for a 120-GS/s 8-bit 2:1 Analog Multiplexer in SiGe-BiCMOS Technology
    Collisi, Michael
    Moeller, Michael
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (09) : 2624 - 2634
  • [7] A 10 GS/s, 3-Bit ADC with Novel Decoder in SiGe BiCMOS Technology
    Shen, Yu
    Zhang, Yi
    Yang, Lei
    Yang, Yanhui
    Guo, Yufeng
    Li, Xiaopeng
    Zhang, Youtao
    2018 3RD IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM), 2018, : 196 - 200
  • [8] A 3bit/cycle 1GS/s 8-bit SAR ADC Employing Asynchronous Ping-Pong Quantization Scheme
    Guo, Yuekang
    Liu, Xiaoming
    Jin, Jing
    Zhou, Jianjun
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 2650 - 2654
  • [9] An 8-bit 500MHz Two-Step ADC in 0.13-μm SiGe BiCMOS
    Chen, Po-Hsin
    Peckerar, Martin
    2009 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2009, : 245 - 248
  • [10] A 8-bit 2Gs/s flash ADC in 0.18μm CMOS
    Li, Qizhang
    Li, Zheying
    2012 INTERNATIONAL WORKSHOP ON INFORMATION AND ELECTRONICS ENGINEERING, 2012, 29 : 693 - 698