A Reduced-Bias Approach With a Lightweight Hard-Multiple Generator to Design a Radix-8 Modulo 2n+1 Multiplier

被引:6
|
作者
Mirhosseini, Seyed Mostafa [1 ]
Molahosseini, Amir Sabbagh [2 ]
Hosseinzadeh, Mehdi [1 ]
Sousa, Leonel [3 ]
Martins, Paulo [3 ]
机构
[1] Islamic Azad Univ, Dept Comp Engn, Sci & Res Branch, Tehran 1477893855, Iran
[2] Islamic Azad Univ, Dept Comp Engn, Kerman Branch, Kerman 7635131167, Iran
[3] Univ Lisbon, Inst Engn Sistemas & Comp Invest & Desenvolviment, Inst Super Tecn, P-1000029 Lisbon, Portugal
关键词
Booth recoding; modulomultiplier; residue arithmetic; residue number system (RNS); EFFICIENT; POWER;
D O I
10.1109/TCSII.2016.2601285
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The modulo 2(n) + 1 multiplier is the bottleneck of a wide range of applications from residue number system arithmetic to cryptography. Recently, with demand for low-power and energy-efficient designs, the radix-8 Booth recoding has been considered to derive modulo 2(n) + 1 multipliers. This brief presents two novel methods to increase the performance and improve the efficiency of radix-8 modulo 2(n) + 1 multipliers. The first technique is a method to significantly reduce the amount of bias terms that need to be handled. The second technique is a new hard multiple generator based on a parallel-prefix structure that computes only for odd positions; it results in a lightweight parallel-prefix adder for the computation of the triple of a number with significant area-saving and improved fan-out. The implementation results based on the TSMC 65-nm technology show improvements of at least 27% and up to 57% in the area-time2 product when compared with the recently proposed radix-8 multiplier.
引用
收藏
页码:817 / 821
页数:5
相关论文
共 11 条
  • [1] Area and power efficient hard multiple generator for radix-8 modulo 2n-1 multiplier
    Kabra, Naveen Kr
    Patel, Zuber M.
    INTEGRATION-THE VLSI JOURNAL, 2020, 75 : 102 - 113
  • [2] A radix-8 modulo 2n multiplier using area and power-optimized hard multiple generator
    Kabra, Naveen Kr.
    Patel, Zuber M.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2021, 15 (01): : 36 - 55
  • [3] Fast hard multiple generators for radix-8 Booth encoded modulo 2n-1 and modulo 2n+1 multipliers
    Muralidharan, Ramya
    Chang, Chip-Hong
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 717 - 720
  • [4] Hard Multiple Generator for Higher Radix Modulo 2n-1 Multiplication
    Muralidharan, Ramya
    Chang, Chip-Hong
    PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 121 - 124
  • [5] A Simple Radix-4 Booth Encoded Modulo 2n+1 Multiplier
    Muralidharan, Ramya
    Chang, Chip-Hong
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 1163 - 1166
  • [6] A Fast Low-Power Modulo 2n+1 Multiplier Design
    Modugu, Rajashekhar
    Choi, Minsu
    Park, Nohpill
    I2MTC: 2009 IEEE INSTRUMENTATION & MEASUREMENT TECHNOLOGY CONFERENCE, VOLS 1-3, 2009, : 924 - +
  • [7] Efficient Online Self-Checking Modulo 2n+1 Multiplier Design
    Hong, Wonhak
    Modugu, Rajashekhar
    Choi, Minsu
    IEEE TRANSACTIONS ON COMPUTERS, 2011, 60 (09) : 1354 - 1365
  • [8] Memristor Based Modulo Multiplier Design For (2n-1) and 2n Radix
    Banerjee, Arindam
    Pal, Sohini
    Bhattacharyya, Swapan
    Das, Debesh Kumar
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON 2017 DEVICES FOR INTEGRATED CIRCUIT (DEVIC), 2017, : 20 - 24
  • [9] A High Speed Low Power Modulo 2n+1 Multiplier Design Using Carbon-nanotube Technology
    Qi, He
    Kim, Yong-Bin
    Choi, Minsu
    2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 406 - 409
  • [10] Radix-8 Booth Encoded Modulo 2n-1 Multipliers With Adaptive Delay for High Dynamic Range Residue Number System
    Muralidharan, Ramya
    Chang, Chip-Hong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (05) : 982 - 993