Analytical Delay Modeling of On-Chip Hybrid RGLC Interconnect

被引:0
|
作者
Naik, Bhattu HariPrasad [1 ]
Misbahuddin, Md. [1 ]
Paidimarry, Chandra Sekhar [1 ]
机构
[1] Osmania Univ, UCE, Dept ECE, Hyderabad, Andhra Pradesh, India
关键词
Delays; Interconnects; Lumped; Distributed; Parasitics; T-type; RLC; Transient; RLGC; Transmission Line;
D O I
10.1109/IACC.2017.102
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In modern IC chips, on chip interconnects plays a dominant role because of the device parasitic's. Several analytical and mathematical models are used for the interconnect analysis for delay reduction. But with the technology scaling towards nanometers, interconnect length is increasing exponentially. So, more accurate and efficient techniques for interconnect analysis are essential to reduce the propagation delays and increase the overall circuit performance in-terms of speed. Here a new interconnect scheme based on the transmission line model is proposed. This interconnect scheme has a resistance and conductance at the input, output and a lossless T-type LC network between them. Closed form delay model of interconnect is developed, which is a third order approximation to achieve better accuracy and less delays. The lumped delay models such as RC, RLC and RLGC are compared with the proposed model of interconnect for performance analysis in-terms of propagation delays and average power. The comparison analysis have shown that the proposed model of interconnect has less transients, average and propagation delays when compared to the other delay models.
引用
下载
收藏
页码:505 / 509
页数:5
相关论文
共 50 条
  • [21] Modeling of general non-uniform on-chip interconnect structures
    Sundberg, G
    Lutz, RD
    Hahm, YC
    Settaluri, RK
    Zheng, J
    Weisshaar, A
    Tripathi, VK
    1999 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, PROCEEDINGS, 1999, 3906 : 396 - 401
  • [22] High-speed on-chip interconnect modeling for circuit simulation
    Caputa, P
    Alvandpour, A
    Svensson, C
    22ND NORCHIP CONFERENCE, PROCEEDINGS, 2004, : 143 - 146
  • [23] S-Parameter Modeling and Analysis of RGLC Interconnect for Signal Integrity
    Naik, Bhattu. HariPrasad
    Misbahuddin, Md.
    Paidimarry, Chandra Sekhar
    2017 INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRICAL, ELECTRONICS AND COMPUTING TECHNOLOGIES (ICRTEECT), 2017, : 11 - 16
  • [24] Hybrid interconnect network for on-chip low-power clock distribution
    Ding, Q.
    Mak, T.
    ELECTRONICS LETTERS, 2019, 55 (05) : 244 - 245
  • [25] A Novel Method for Delay Analysis of CMOS Inverter with On-Chip RLC Interconnect Load
    Maheshwari, Vikas
    Mazumdar, S.
    Kar, R.
    Mandal, D.
    Bhattacharjee, A. K.
    2012 5TH INTERNATIONAL CONFERENCE ON COMPUTERS AND DEVICES FOR COMMUNICATION (CODEC), 2012,
  • [26] Optimum repeater insertion based on a CMOS delay model for on-chip RLC interconnect
    Ismail, YI
    Friedman, EG
    ELEVENTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE - PROCEEDINGS, 1998, : 369 - 373
  • [27] Securing On-chip Interconnect against Delay Trojan using Dynamic Adaptive Caging
    Gupta, Ruchika
    Kulkarni, Vedika J.
    Jose, John
    Nandi, Sukumar
    PROCEEDINGS OF THE 32ND GREAT LAKES SYMPOSIUM ON VLSI 2022, GLSVLSI 2022, 2022, : 411 - 416
  • [28] AREA EFFICIENT DELAY-INSENSITIVE AND DIFFERENTIAL CURRENT SENSING ON-CHIP INTERCONNECT
    Nigussie, Ethiopia
    Plosila, Juha
    Isoaho, Jouni
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2008, : 143 - 146
  • [29] A multiconductor transmission line methodology for global on-chip interconnect modeling and analysis
    Elfadel, IM
    Deutsch, A
    Smith, HH
    Rubin, BJ
    Kopcsay, GV
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2004, 27 (01): : 71 - 78
  • [30] A Closed-Form Analytical Transient Response Model for On-Chip Distortionless Interconnect
    Liu, Tony C.
    Kuo, James B.
    Zhang, Shengdong
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (12) : 3186 - 3192