Optimum repeater insertion based on a CMOS delay model for on-chip RLC interconnect

被引:16
|
作者
Ismail, YI [1 ]
Friedman, EG [1 ]
机构
[1] Univ Rochester, Dept Elect Engn, Rochester, NY 14627 USA
关键词
D O I
10.1109/ASIC.1998.723040
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A closed form expression for the propagation delay of a CMOS gate driving a distributed RU: line is introduced that is within 7% of SPICE simulations for a wide range of RLC loads. This expression is based on the alpha power law for deep submicrometer technologies. It is shown that the error in the propagation delay if inductance is neglected and the interconnect is treated as a distributed RC line can be over 30% for present on-chip interconnect. It is also shown that the traditional quadratic dependence of the propagation delay on the length of the interconnect for RC lines approaches a linear dependence as inductance effects increase, which is expected to have a profound effect on traditional design methodologies. The closed form CMOS delay model Is applied to the problem of repeater insertion in RLC interconnect. Closed form Solutions are presented for inserting repeaters into RU lines that are highly accurate with respect to numerical solutions. It is shown that large errors in the repeater design process are encountered if inductance is neglected. Errors up to 30% can occur if repeaters are inserted without considering the effects of inductance. The error between the RC and RLC models increases as the gate parasitic impedances decrease. Thus, the importance of inductance in high performance VLSI design methodologies will increase as technologies scale.
引用
收藏
页码:369 / 373
页数:5
相关论文
共 50 条
  • [1] Optimum repeater insertion to minimize the propagation delay into 32nm RLC interconnect.
    Deschacht, D.
    2011 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2011,
  • [2] A new analytical delay and noise model for on-chip RLC interconnect
    Cao, Y
    Huang, XJ
    Sylvester, D
    Chang, N
    Hu, CM
    INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, : 823 - 826
  • [3] A Novel Method for Delay Analysis of CMOS Inverter with On-Chip RLC Interconnect Load
    Maheshwari, Vikas
    Mazumdar, S.
    Kar, R.
    Mandal, D.
    Bhattacharjee, A. K.
    2012 5TH INTERNATIONAL CONFERENCE ON COMPUTERS AND DEVICES FOR COMMUNICATION (CODEC), 2012,
  • [4] Spec-based repeater insertion and wire sizing for on-chip interconnect
    Menezes, N
    Chen, CP
    TWELFTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1999, : 476 - 482
  • [5] Repeater insertion combined with LGR methodology for on-chip interconnect timing optimization
    Moreinis, M
    Morgenshtein, A
    Wagner, IA
    Kolodny, A
    ICECS 2004: 11th IEEE International Conference on Electronics, Circuits and Systems, 2004, : 125 - 128
  • [6] A novel interconnect-optimal repeater insertion model with target delay constraint in 65 nm CMOS
    朱樟明
    钱利波
    杨银堂
    Chinese Physics B, 2009, 18 (03) : 1188 - 1193
  • [7] A novel interconnect-optimal repeater insertion model with target delay constraint in 65 nm CMOS
    Zhu Zhang-Ming
    Qian Li-Bo
    Yang Yin-Tang
    CHINESE PHYSICS B, 2009, 18 (03) : 1188 - 1193
  • [8] Propagation delay minimization on RLC-based bus with repeater insertion
    Tsai, Chia-Chun
    Wu, Jan-Ou
    Lee, Trong-Yen
    Hsiao, Rong-Shue
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1285 - +
  • [9] Repeater insertion in RLC lines for minimum propagation delay
    Ismail, YI
    Friedman, EG
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 6: CIRCUITS ANALYSIS, DESIGN METHODS, AND APPLICATIONS, 1999, : 404 - 407
  • [10] Compact distributed RLC interconnect models - Part IV: Unified models for time delay, crosstalk, and repeater insertion
    Venkatesan, R
    Davis, JA
    Meindl, JD
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (04) : 1094 - 1102