Establishing latch correspondence for embedded circuits of PowerPC® microprocessors

被引:0
|
作者
Anand, H [1 ]
Bhadra, J [1 ]
Sen, A [1 ]
Abadir, MS [1 ]
Davis, KG [1 ]
机构
[1] Freescale Semicond Inc, Austin, TX 78727 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present a novel latch mapping methodology that judiciously leverages structural and functional analyses on digital sequential circuits. We make use of functional design constraints in a novel way to get latch correspondence information. For scanable latches we use a technique based on scan chain analysis to obtain latch correspondences. We also provide an effective heuristic for finding latch correspondences for latches (potentially non-scanable) in complex state machines having cyclic dependencies. Our methodology not only answers latch correspondence, but also provides polarity of the correspondence. This is a major advantage over earlier latch mapping algorithms. Experimental results obtained on embedded circuits from live PowerPC (R) 1 design projects have shown that our technique fares better than a leading vendor tool in mapping latches - in both quantitative (more latches mapped) and performance (time/memory used) aspects.
引用
收藏
页码:37 / 44
页数:8
相关论文
共 50 条
  • [1] Establishing latch correspondence for sequential circuits using distinguishing signatures
    DResearch Digital Media Systems GmbH, Berlin, Germany
    Integr VLSI J, 1 (33-46):
  • [2] Establishing latch correspondence for sequential circuits using distinguishing signatures
    Mohnke, J
    Molitor, P
    Malik, S
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 472 - 476
  • [3] Establishing latch correspondence for sequential circuits using distinguishing signatures
    Mohnke, J
    Molitor, P
    Malik, S
    INTEGRATION-THE VLSI JOURNAL, 1999, 27 (01) : 33 - 46
  • [4] On efficiently producing quality tests for custom circuits in PowerPC™ microprocessors
    Wang, LC
    Abadir, MS
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2000, 16 (1-2): : 121 - 130
  • [5] On Efficiently Producing Quality Tests for Custom Circuits in PowerPC™ Microprocessors
    Li-C. Wang
    Magdy S. Abadir
    Journal of Electronic Testing, 2000, 16 : 121 - 130
  • [6] Automatic generation of high performance embedded memory models for PowerPC microprocessors
    Bhadra, Jayanta
    Abadir, Magdy S.
    Burgess, David
    Trofimova, Ekaterina
    MTV 2005: SIXTH INTERNATIONAL WORKSHOP ON MICROPRESSOR TEST AND VERIFICATION: COMMON CHALLENGES AND SOLUTIONS, PROCEEDINGS, 2006, : 111 - +
  • [7] Clock Distribution Methodology for PowerPC™ Microprocessors
    Shantanu Ganguly
    Daksh Lehther
    Satyamurthy Pullela
    Journal of VLSI signal processing systems for signal, image and video technology, 1997, 16 : 181 - 189
  • [8] DATA CONVERTERS LATCH ONTO MICROPROCESSORS
    MATTERA, L
    ELECTRONICS, 1977, 50 (18): : 81 - 90
  • [9] Clock distribution methodology for PowerPC(TM) microprocessors
    Ganguly, S
    Lehther, D
    Pullela, S
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1997, 16 (2-3): : 181 - 189
  • [10] Design and analysis of power distribution networks in PowerPC™ microprocessors
    Dharchoudhury, A
    Panda, R
    Blaauw, D
    Vaidyanathan, R
    Tutuianu, B
    Bearden, D
    1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 1998, : 738 - 743