Establishing latch correspondence for sequential circuits using distinguishing signatures

被引:0
|
作者
DResearch Digital Media Systems GmbH, Berlin, Germany [1 ]
机构
来源
Integr VLSI J | / 1卷 / 33-46期
关键词
Combinatorial circuits - Decision tables - Equivalence classes - Finite automata - Sequential circuits;
D O I
暂无
中图分类号
学科分类号
摘要
This paper addresses the problem of establishing the unknown correspondence for the latch variables of two sequential circuits which have the same state encoding. This has direct application in finite state machine verification: If a one-to-one correspondence can be established between the latches of two circuits, then checking for their equivalence reduces to a much simpler combinational equivalence check problem. The approach presented in this paper is based on methods used to solve the unknown correspondence problem for inputs and outputs in combinational circuits. It computes input and novel latch output signatures, using ROBDDs, for each latch variable of a circuit that help to establish correspondence. Experimental results on a large set of benchmarks show the efficacy of this approach.
引用
收藏
相关论文
共 50 条
  • [1] Establishing latch correspondence for sequential circuits using distinguishing signatures
    Mohnke, J
    Molitor, P
    Malik, S
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 472 - 476
  • [2] Establishing latch correspondence for sequential circuits using distinguishing signatures
    Mohnke, J
    Molitor, P
    Malik, S
    INTEGRATION-THE VLSI JOURNAL, 1999, 27 (01) : 33 - 46
  • [3] Establishing latch correspondence for embedded circuits of PowerPC® microprocessors
    Anand, H
    Bhadra, J
    Sen, A
    Abadir, MS
    Davis, KG
    HLDVT'05: TENTH ANNUAL IEEE INTERNATIONAL HIGH-LEVEL DESIGN VALIDATION AND TEST WORKSHOP, PROCEEDINGS, 2005, : 37 - 44
  • [4] Non-volatile D-latch for Sequential Logic Circuits using Memristors
    Ho, Patrick W. C.
    Almurib, Haider Abbas F.
    Kumar, T. Nandha
    TENCON 2015 - 2015 IEEE REGION 10 CONFERENCE, 2015,
  • [5] TEST SEQUENCE GENERATION FOR SEQUENTIAL-CIRCUITS WITH DISTINGUISHING SEQUENCES
    HIGAMI, Y
    KAJIHARA, S
    KINOSHITA, K
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1993, E76A (10) : 1730 - 1737
  • [6] An efficient solution to the storage correspondence problem for large sequential circuits
    Cao, WL
    Walker, DMH
    Mukherjee, R
    PROCEEDINGS OF THE ASP-DAC 2001: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2001, 2001, : 181 - 186
  • [7] PCRAM Flip-Flop Circuits with Sequential Sleep-in Control Scheme and Selective Write Latch
    Choi, Jun-Myung
    Jung, Chul-Moon
    Min, Kyeong-Sik
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2013, 13 (01) : 58 - 64
  • [8] Using combinational verification for sequential circuits
    Ranjan, RK
    Singhal, V
    Somenzi, F
    Brayton, RK
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION 1999, PROCEEDINGS, 1999, : 138 - 144
  • [9] Establishing motion correspondence using extended temporal scope
    Veenman, CJ
    Reinders, MJT
    Backer, E
    ARTIFICIAL INTELLIGENCE, 2003, 145 (1-2) : 227 - 243
  • [10] PROVES: Establishing Image Provenance using Semantic Signatures
    Xie, Mingyang
    Kulshrestha, Manav
    Wang, Shaojie
    Yang, Jinghan
    Chakrabarti, Ayan
    Zhang, Ning
    Vorobeychik, Yevgeniy
    2022 IEEE WINTER CONFERENCE ON APPLICATIONS OF COMPUTER VISION (WACV 2022), 2022, : 3017 - 3026