Establishing latch correspondence for sequential circuits using distinguishing signatures

被引:0
|
作者
DResearch Digital Media Systems GmbH, Berlin, Germany [1 ]
机构
来源
Integr VLSI J | / 1卷 / 33-46期
关键词
Combinatorial circuits - Decision tables - Equivalence classes - Finite automata - Sequential circuits;
D O I
暂无
中图分类号
学科分类号
摘要
This paper addresses the problem of establishing the unknown correspondence for the latch variables of two sequential circuits which have the same state encoding. This has direct application in finite state machine verification: If a one-to-one correspondence can be established between the latches of two circuits, then checking for their equivalence reduces to a much simpler combinational equivalence check problem. The approach presented in this paper is based on methods used to solve the unknown correspondence problem for inputs and outputs in combinational circuits. It computes input and novel latch output signatures, using ROBDDs, for each latch variable of a circuit that help to establish correspondence. Experimental results on a large set of benchmarks show the efficacy of this approach.
引用
收藏
相关论文
共 50 条
  • [31] Using Landmarks to Establish a Point-to-Point Correspondence between Signatures
    K. Zhang
    I. Pratikakis
    J. Cornelis
    E. Nyssen
    Pattern Analysis & Applications, 2000, 3 : 69 - 75
  • [32] Power reduction in self-timed circuits using early-open latch controllers
    Riocreux, PA
    Lewis, MJG
    Brackenbury, LEM
    ELECTRONICS LETTERS, 2000, 36 (02) : 115 - 116
  • [33] A high-speed PLA using dynamic array logic circuits with latch sense amplifiers
    Yamaoka, H
    Ikeda, M
    Asada, K
    IEICE TRANSACTIONS ON ELECTRONICS, 2001, E84C (09) : 1240 - 1246
  • [34] HIGH PERFORMANCE SR LATCH IN VLSI CIRCUITS USING FINFET 18NM TECHNOLOGY
    Alluri, Sudhakar
    JOURNAL OF MECHANICS OF CONTINUA AND MATHEMATICAL SCIENCES, 2019, 14 (06): : 329 - 346
  • [35] IMAGING LATCH-UP SITES IN CMOS INTEGRATED-CIRCUITS USING LASER SCANNING
    WEICHOLD, MH
    PARKER, DL
    FENECH, JF
    IEEE TRANSACTIONS ON COMPONENTS HYBRIDS AND MANUFACTURING TECHNOLOGY, 1985, 8 (04): : 556 - 558
  • [36] Distinguishing dipolar and octupolar quantum spin ices using contrasting magnetostriction signatures
    Patri, Adarsh S.
    Hosoi, Masashi
    Kim, Yong Baek
    PHYSICAL REVIEW RESEARCH, 2020, 2 (02):
  • [37] ON USING SOFTWARE PROTOTYPES TO FIND INITIALIZATION PATTERNS IN SEQUENTIAL CIRCUITS
    Morkunas, Kestutis
    Seinauskas, Rimantas
    ELECTRICAL AND CONTROL TECHNOLOGIES, 2010, : 121 - 125
  • [38] AUTOMATIC VERIFICATION OF SEQUENTIAL CIRCUITS USING TEMPORAL LOGIC.
    Browne, Michael C.
    Clarke, Edmund M.
    Dill, David L.
    Mishra, Bud
    1600, (C-35):
  • [39] Design of Low Power Sequential Circuits Using GDI Cells
    Hiremath, Sujatha
    Koppad, Deepali
    INVENTIVE COMPUTATION AND INFORMATION TECHNOLOGIES, ICICIT 2021, 2022, 336 : 739 - 745
  • [40] Timing analysis of sequential circuits using symbolic event propagation
    Mondal, Arijit
    Chakrabarti, P. P.
    Dasgupta, Pallab
    ICCTA 2007: INTERNATIONAL CONFERENCE ON COMPUTING: THEORY AND APPLICATIONS, PROCEEDINGS, 2007, : 151 - +