Establishing latch correspondence for embedded circuits of PowerPC® microprocessors

被引:0
|
作者
Anand, H [1 ]
Bhadra, J [1 ]
Sen, A [1 ]
Abadir, MS [1 ]
Davis, KG [1 ]
机构
[1] Freescale Semicond Inc, Austin, TX 78727 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present a novel latch mapping methodology that judiciously leverages structural and functional analyses on digital sequential circuits. We make use of functional design constraints in a novel way to get latch correspondence information. For scanable latches we use a technique based on scan chain analysis to obtain latch correspondences. We also provide an effective heuristic for finding latch correspondences for latches (potentially non-scanable) in complex state machines having cyclic dependencies. Our methodology not only answers latch correspondence, but also provides polarity of the correspondence. This is a major advantage over earlier latch mapping algorithms. Experimental results obtained on embedded circuits from live PowerPC (R) 1 design projects have shown that our technique fares better than a leading vendor tool in mapping latches - in both quantitative (more latches mapped) and performance (time/memory used) aspects.
引用
收藏
页码:37 / 44
页数:8
相关论文
共 50 条
  • [21] POWERPC ON AGGRESSIVE PUSH FOR EMBEDDED APPLICATIONS
    WILLIAMS, T
    COMPUTER DESIGN, 1993, 32 (07): : 18 - 18
  • [22] A scalable resistor-less PLL design for PowerPC(TM) microprocessors
    Alvarez, J
    Sanchez, H
    Countryman, R
    Alexander, M
    Nicoletta, C
    Gerosa, G
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN - VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1996, : 293 - 300
  • [23] Practical considerations in formal equivalence checking of PowerPC1 microprocessors
    Chandra, A
    Wang, LC
    Abadir, M
    PROCEEDINGS OF THE 8TH GREAT LAKES SYMPOSIUM ON VLSI, 1998, : 362 - 367
  • [24] Full chip false timing path identification:: Applications to the PowerPC™ microprocessors
    Zeng, J
    Abadir, MS
    Bhadra, J
    Abraham, JA
    DESIGN, AUTOMATION AND TEST IN EUROPE, CONFERENCE AND EXHIBITION 2001, PROCEEDINGS, 2001, : 514 - 518
  • [25] NStrace: A bus-driven instruction trace tool for PowerPC microprocessors
    Sandon, PA
    Liao, YC
    Cook, TE
    Schultz, DM
    MartindeNicolas, P
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1997, 41 (03) : 331 - 344
  • [26] Designing and verifying embedded microprocessors
    Motorola, Austin, United States
    IEEE Des Test Comput, 4 (87-94):
  • [27] Designing and verifying embedded microprocessors
    Crouch, A
    Freeman, J
    IEEE DESIGN & TEST OF COMPUTERS, 1997, 14 (04): : 87 - 94
  • [28] Embedded microprocessors in a project laboratory
    Department of Electrical and Computer Engineering, Texas Tech University
    不详
    Comput. Educ. J., 2006, 1 (95-101):
  • [29] AC POWERED JOSEPHSON LATCH CIRCUITS
    JONES, HC
    GHEEWALA, TR
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1982, 17 (06) : 1201 - 1210
  • [30] SYNTHESIS OF CORRECT TRANSITIONS FOR LATCH CIRCUITS
    NEMOLOCHNOV, OF
    BERSON, AS
    AVTOMATIKA I VYCHISLITELNAYA TEKHNIKA, 1977, (05): : 20 - 25