Full chip false timing path identification:: Applications to the PowerPC™ microprocessors

被引:0
|
作者
Zeng, J [1 ]
Abadir, MS [1 ]
Bhadra, J [1 ]
Abraham, JA [1 ]
机构
[1] Motorola ASP Somerset Design Ctr, EDA Tools & Methodol, Austin, TX 78729 USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Static timing analysis sets the industry standard in the design methodology of high speed/performance microprocessors to determine whether timing requirements have been met. Unfortunately: not all the paths identified using such analysis can be sensitized. This leads to a pessimistic estimation of the processor speed. Also, no anlount of engineering effort spent an optimizing such paths can improve the timing performance of the chip. In the past, we demonstrated initial results of how ATPG techniques can be used to identify false paths efficiently [l]. Due to the gap between the physical design on which the static timing analysis of the chip is bused and the test view on which the ATPG techniques are applied to identify false paths, in many cases only sections of some of the paths in the full-chip were analyzed in our initial results. In this paper; we willfully analyze all the timing paths using the ATPG techniques, thus overcoming the gap between the testing and timing analysis techniques. This enables us to do false path identification at the full-chip level of the circuit. Results of applying our technique to the second generation G4 PowerPC (TM) will be presented.
引用
收藏
页码:514 / 518
页数:5
相关论文
共 50 条
  • [1] Full chip false timing-path identification
    Zeng, J
    Abadir, M
    Bhadra, J
    Abraham, J
    2000 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2000, : 703 - 711
  • [2] On Timing-Independent False Path Identification
    Yuan, Feng
    Xu, Qiang
    2010 IEEE AND ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2010, : 532 - 535
  • [3] An integrated placement and synthesis approach for timing closure of PowerPC(TM) microprocessors
    Hojat, S
    Villarubia, P
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN - VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1997, : 206 - 210
  • [4] On-chip timing uncertainty measurements on IBM microprocessors
    Franch, R.
    Restle, P.
    James, N.
    Huott, W.
    Friedrich, J.
    Dixon, R.
    Weitzel, S.
    Van Goor, K.
    Salem, G.
    2007 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2007, : 1 - +
  • [5] On-chip Timing Uncertainty Measurements on IBM Microprocessors
    Franch, R.
    Restle, P.
    James, N.
    Huott, W.
    Friedrich, J.
    Dixon, R.
    Weitzel, S.
    Van Goor, K.
    Salem, G.
    2008 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2008, : 966 - +
  • [6] Implications of device timing variability on full chip timing
    Annavaram, Murali
    Grochowski, Ed
    Reed, Paul
    THIRTEENTH INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE, PROCEEDINGS, 2007, : 37 - +
  • [7] Implications of Device Timing Variability on Full Chip Timing
    Grochowski, Ed
    Annavaram, Murali
    Reed, Paul
    ISPD'08: PROCEEDINGS OF THE 2008 ACM INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN, 2008, : 68 - 68
  • [8] False timing path identification using ATPG techniques and delay-based information
    Zeng, J
    Abadir, M
    Abraham, J
    39TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2002, 2002, : 562 - 565
  • [9] ON THE GENERAL FALSE PATH PROBLEM IN TIMING ANALYSIS
    DU, DHC
    YEN, SHC
    GHANTA, S
    26TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, 1989, : 555 - 560
  • [10] TOFFEE: a full custom amplifier-comparator chip for timing applications with silicon detectors
    Cenna, F.
    Cartiglia, N.
    Di Francesco, A.
    Olave, J.
    Rolo, M. Da Rocha
    Rivetti, A.
    Silva, J. C.
    Silva, R.
    Varela, J.
    JOURNAL OF INSTRUMENTATION, 2017, 12