共 50 条
- [1] Full chip false timing-path identification 2000 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2000, : 703 - 711
- [2] On Timing-Independent False Path Identification 2010 IEEE AND ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2010, : 532 - 535
- [3] An integrated placement and synthesis approach for timing closure of PowerPC(TM) microprocessors INTERNATIONAL CONFERENCE ON COMPUTER DESIGN - VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1997, : 206 - 210
- [4] On-chip timing uncertainty measurements on IBM microprocessors 2007 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2007, : 1 - +
- [5] On-chip Timing Uncertainty Measurements on IBM Microprocessors 2008 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2008, : 966 - +
- [6] Implications of device timing variability on full chip timing THIRTEENTH INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE, PROCEEDINGS, 2007, : 37 - +
- [7] Implications of Device Timing Variability on Full Chip Timing ISPD'08: PROCEEDINGS OF THE 2008 ACM INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN, 2008, : 68 - 68
- [8] False timing path identification using ATPG techniques and delay-based information 39TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2002, 2002, : 562 - 565
- [9] ON THE GENERAL FALSE PATH PROBLEM IN TIMING ANALYSIS 26TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, 1989, : 555 - 560
- [10] TOFFEE: a full custom amplifier-comparator chip for timing applications with silicon detectors JOURNAL OF INSTRUMENTATION, 2017, 12