Full chip false timing path identification:: Applications to the PowerPC™ microprocessors

被引:0
|
作者
Zeng, J [1 ]
Abadir, MS [1 ]
Bhadra, J [1 ]
Abraham, JA [1 ]
机构
[1] Motorola ASP Somerset Design Ctr, EDA Tools & Methodol, Austin, TX 78729 USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Static timing analysis sets the industry standard in the design methodology of high speed/performance microprocessors to determine whether timing requirements have been met. Unfortunately: not all the paths identified using such analysis can be sensitized. This leads to a pessimistic estimation of the processor speed. Also, no anlount of engineering effort spent an optimizing such paths can improve the timing performance of the chip. In the past, we demonstrated initial results of how ATPG techniques can be used to identify false paths efficiently [l]. Due to the gap between the physical design on which the static timing analysis of the chip is bused and the test view on which the ATPG techniques are applied to identify false paths, in many cases only sections of some of the paths in the full-chip were analyzed in our initial results. In this paper; we willfully analyze all the timing paths using the ATPG techniques, thus overcoming the gap between the testing and timing analysis techniques. This enables us to do false path identification at the full-chip level of the circuit. Results of applying our technique to the second generation G4 PowerPC (TM) will be presented.
引用
收藏
页码:514 / 518
页数:5
相关论文
共 50 条
  • [31] A False-Path Aware Formal Static Timing Analyzer Considering Simultaneous Input Transitions
    Tsai, Shihheng
    Huang, Chung-Yang
    DAC: 2009 46TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2009, : 25 - 30
  • [32] Full Automatic Path Planning of Cooperating Robots in Industrial Applications
    Larsen, Lars
    Kaspar, Manuel
    Schuster, Alfons
    Vistein, Michael
    Kim, Jonghwa
    Kupke, Michael
    2017 13TH IEEE CONFERENCE ON AUTOMATION SCIENCE AND ENGINEERING (CASE), 2017, : 523 - 530
  • [33] Fast False Path Identification Based on Functional Unsensitizability Using RTL Information
    Yoshikawa, Yuki
    Ohtake, Satoshi
    Inoue, Tomoo
    Fujiwara, Hideo
    PROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009, 2009, : 660 - +
  • [34] A Path-Matching Timing Optimization in Physical Design for DDR Port of a Global Switch Chip
    You, Ding-shan
    Yuan, Guo-jun
    Shen, Hua
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 1604 - 1606
  • [35] Through-Silicon-Via Material Property Variation Impact on Full-Chip Reliability and Timing
    Jung, Moongon
    Pan, David Z.
    Kim, Sung Kyu
    2014 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE / ADVANCED METALLIZATION CONFERENCE (IITC/AMC), 2014, : 105 - 107
  • [36] Multilevel timing-constrained full-chip routing in hierarchical quad-grid model
    Yan, Jin-Tai
    Chen, Yen-Hsiang
    Lee, Chia-Fang
    Huang, Ming-Ching
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 5439 - +
  • [37] Applications adaptable execution path for operating system services on a distributed reconfigurable system on chip
    Samara, Sufyan
    Bin Tariq, Fahad
    Kerstan, Timo
    Stahl, Katharina
    2009 INTERNATIONAL CONFERENCE ON EMBEDDED SOFTWARE AND SYSTEMS, PROCEEDINGS, 2009, : 461 - 466
  • [38] Multilevel full-chip gridless routing with applications to optical-proximity correction
    Chen, Tai-Chen
    Chang, Yao-Wen
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (06) : 1041 - 1053
  • [39] A unified approach for full chip statistical timing and leakage analysis of nanoscale circuits considering intradie process variations
    Bhardwaj, Sarvesh
    Vrudhula, Sarma
    Goel, Amit
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (10) : 1812 - 1825
  • [40] Robust Elmore delay models suitable for full chip timing verification of a 600MHz CMOS microprocessor
    Nassif, N
    Desai, MP
    1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 1998, : 230 - 235