共 50 条
- [31] A False-Path Aware Formal Static Timing Analyzer Considering Simultaneous Input Transitions DAC: 2009 46TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2009, : 25 - 30
- [32] Full Automatic Path Planning of Cooperating Robots in Industrial Applications 2017 13TH IEEE CONFERENCE ON AUTOMATION SCIENCE AND ENGINEERING (CASE), 2017, : 523 - 530
- [33] Fast False Path Identification Based on Functional Unsensitizability Using RTL Information PROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009, 2009, : 660 - +
- [34] A Path-Matching Timing Optimization in Physical Design for DDR Port of a Global Switch Chip 2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 1604 - 1606
- [35] Through-Silicon-Via Material Property Variation Impact on Full-Chip Reliability and Timing 2014 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE / ADVANCED METALLIZATION CONFERENCE (IITC/AMC), 2014, : 105 - 107
- [36] Multilevel timing-constrained full-chip routing in hierarchical quad-grid model 2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 5439 - +
- [37] Applications adaptable execution path for operating system services on a distributed reconfigurable system on chip 2009 INTERNATIONAL CONFERENCE ON EMBEDDED SOFTWARE AND SYSTEMS, PROCEEDINGS, 2009, : 461 - 466
- [40] Robust Elmore delay models suitable for full chip timing verification of a 600MHz CMOS microprocessor 1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 1998, : 230 - 235