Block-level fault isolation using partition theory and logic minimization techniques

被引:0
|
作者
Shi, CJR
机构
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Multichip modules are emerging as a key packaging technology for mixed-signal circuits and systems. In this paper, we consider how to localize a failure within a chip boundary as rapidly as possible in order to expedite the rework process and to minimize its overall impact on manufacturing through-put and cycle time, A key contribution of this paper is to provide a unified block-level fault isolation framework for analog and digital circuits, and to show that optimum fault isolation reduces to set covering. This allows us to apply directly powerful set covering techniques and solvers developed recently in logic minimization, In addition, we present a greedy peeling heuristic with performance bound computation. Some preliminary experimental results are included to demonstrate the feasibility and performance of the proposed approach.
引用
收藏
页码:319 / 324
页数:6
相关论文
共 50 条
  • [1] BLOCK-LEVEL HARDWARE LOGIC SIMULATION MACHINE
    TAKASAKI, S
    SASAKI, T
    NOMIZU, N
    KOIKE, N
    OHMORI, K
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1987, 6 (01) : 46 - 54
  • [2] Generic RAID reassembly using block-level entropy
    Zoubek, Christian
    Seufert, Sabine
    Dewald, Andreas
    DIGITAL INVESTIGATION, 2016, 16 : S44 - S54
  • [3] Optimal Partition with Block-Level Parallelization in C-to-RTL Synthesis for Streaming Applications
    Li, Shuangchen
    Liu, Yongpan
    Hu, X. Sharon
    He, Xinyu
    Zhang, Yining
    Zhang, Pei
    Yang, Huazhong
    2013 18TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2013, : 225 - 230
  • [4] Block-Level Fault Model-Free Debug and Diagnosis in Digital Systems
    Ubar, Raimund
    Kostin, Sergei
    Raik, Jaan
    PROCEEDINGS OF THE 2009 12TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN, ARCHITECTURES, METHODS AND TOOLS, 2009, : 229 - 232
  • [5] Effective Fault Isolation using Memory BIST and Logic BIST Diagnostic Techniques
    Kinger, Rakesh
    Tong, Chuck
    Chaudhry, Ayyaz
    Chowdhury, Vijay
    Sun, Wenzhen
    Deng, Hongqi
    Smith, Steve
    ISTFA 2011: CONFERENCE PROCEEDINGS FROM THE 37TH INTERNATIONAL SYMPOSIUM FOR TESTING AND FAILURE ANALYSIS, 2011, : 176 - 181
  • [6] Parity Resynchronization using a Block-level Journaling for Software RAID
    Baek, Sung Hoon
    Park, Ki-Woong
    INFORMATION SYSTEMS, 2015, 54 : 28 - 42
  • [7] Features Reduction Using Logic Minimization Techniques
    Borowik, Grzegorz
    Luba, Tadeusz
    Zydek, Dawid
    INTERNATIONAL JOURNAL OF ELECTRONICS AND TELECOMMUNICATIONS, 2012, 58 (01) : 71 - 76
  • [8] Block-level drought assessment using rainfall and remote sensing data
    Murali Krishna, T.
    Ravikumar, G.
    Vivek, S.
    Dhineshanand, S.
    Krishnakumar, S.
    GLOBAL NEST JOURNAL, 2022, 24 (04): : 681 - 686
  • [9] FAULT - ISOLATION TECHNIQUES IN LOGIC-BOARD TESTING.
    Szpila, Robert
    Electronic Packaging and Production, 1975, 15 (08):
  • [10] Implementation of Block-Level Double Encryption Based on Machine Learning Techniques for Attack Detection and Prevention
    Gnanavel, S.
    Narayana, K. E.
    Jayashree, K.
    Nancy, P.
    Teressa, Dawit Mamiru
    WIRELESS COMMUNICATIONS & MOBILE COMPUTING, 2022, 2022