Block-level fault isolation using partition theory and logic minimization techniques

被引:0
|
作者
Shi, CJR
机构
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Multichip modules are emerging as a key packaging technology for mixed-signal circuits and systems. In this paper, we consider how to localize a failure within a chip boundary as rapidly as possible in order to expedite the rework process and to minimize its overall impact on manufacturing through-put and cycle time, A key contribution of this paper is to provide a unified block-level fault isolation framework for analog and digital circuits, and to show that optimum fault isolation reduces to set covering. This allows us to apply directly powerful set covering techniques and solvers developed recently in logic minimization, In addition, we present a greedy peeling heuristic with performance bound computation. Some preliminary experimental results are included to demonstrate the feasibility and performance of the proposed approach.
引用
收藏
页码:319 / 324
页数:6
相关论文
共 50 条
  • [31] Fault level prediction for distribution network using fuzzy logic identifier
    Shi, Fang
    Wang, Bin
    2016 3RD INTERNATIONAL CONFERENCE ON MECHANICS AND MECHATRONICS RESEARCH (ICMMR 2016), 2016, 77
  • [32] Fault Detection and Isolation using Viability Theory and Interval Observers
    Zarch, Majid Ghaniee
    Puig, Vicenc
    Poshtan, Javad
    13TH EUROPEAN WORKSHOP ON ADVANCED CONTROL AND DIAGNOSIS (ACD 2016), 2017, 783
  • [33] Assessing block-level sustainable transport infrastructure development using a spatial trade-off relation model
    Song, Yongze
    Wu, Peng
    Hampson, Keith
    Anumba, Chimay
    INTERNATIONAL JOURNAL OF APPLIED EARTH OBSERVATION AND GEOINFORMATION, 2021, 105
  • [34] Outlier detection by using fault detection and isolation techniques in geodetic networks
    Durdag, U. M.
    Hekimoglu, S.
    Erdogan, B.
    SURVEY REVIEW, 2016, 48 (351) : 400 - 408
  • [35] Two-level multiple-output logic minimization using a single function
    Rushdi, AM
    Ba-Rukab, OM
    INTERNATIONAL JOURNAL OF COMPUTER MATHEMATICS, 2003, 80 (08) : 977 - 983
  • [36] MULTI-LEVEL LOGIC MINIMIZATION USING IMPLICIT DON'T CARES.
    Bartlett, Karen A.
    Brayton, Robert K.
    Hachtel, Gary D.
    Jacoby, R.M.
    Morrison, Christopher R.
    Rudell, Richard L.
    Sangiovanni-Vincentelli, Alberto
    Wang, A.
    IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 1988, 7 (06): : 723 - 740
  • [37] Layout-driven hot-carrier degradation minimization using logic restructuring techniques
    Chang, CW
    Wang, K
    Marek-Sadowska, M
    38TH DESIGN AUTOMATION CONFERENCE PROCEEDINGS 2001, 2001, : 97 - 102
  • [38] Fault detection and isolation in a speed control system using parameter estimation and fuzzy logic
    Sharafunnisa, K.H.
    Ushakumari, S.
    Jayakumar, M.
    Modelling, Measurement and Control A, 2009, 82 (1-2): : 42 - 57
  • [39] Fabrication of a 3000-6-Input-LUTs Embedded and Block-Level Power-Gated Nonvolatile FPGA Chip Using p-MTJ-Based Logic-in-Memory Structure
    Suzuki, D.
    Natsui, M.
    Mochizuki, A.
    Miura, S.
    Honjo, H.
    Sato, H.
    Fukami, S.
    Ikeda, S.
    Endoh, T.
    Ohno, H.
    Hanyu, T.
    2015 SYMPOSIUM ON VLSI TECHNOLOGY (VLSI TECHNOLOGY), 2015,
  • [40] Fabrication of a 3000-6-Input-LUTs Embedded and Block-Level Power-Gated Nonvolatile FPGA Chip Using p-MTJ-Based Logic-in-Memory Structure
    Suzuki, D.
    Natsui, M.
    Mochizuki, A.
    Miura, S.
    Honjo, H.
    Sato, H.
    Fukami, S.
    Ikeda, S.
    Endoh, T.
    Ohno, H.
    Hanyu, T.
    2015 SYMPOSIUM ON VLSI CIRCUITS (VLSI CIRCUITS), 2015,