Block-level fault isolation using partition theory and logic minimization techniques

被引:0
|
作者
Shi, CJR
机构
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Multichip modules are emerging as a key packaging technology for mixed-signal circuits and systems. In this paper, we consider how to localize a failure within a chip boundary as rapidly as possible in order to expedite the rework process and to minimize its overall impact on manufacturing through-put and cycle time, A key contribution of this paper is to provide a unified block-level fault isolation framework for analog and digital circuits, and to show that optimum fault isolation reduces to set covering. This allows us to apply directly powerful set covering techniques and solvers developed recently in logic minimization, In addition, we present a greedy peeling heuristic with performance bound computation. Some preliminary experimental results are included to demonstrate the feasibility and performance of the proposed approach.
引用
收藏
页码:319 / 324
页数:6
相关论文
共 50 条
  • [41] Using Microprobe to enhance Die Level Static Fault Isolation in Complex IC
    Nagalingam, D.
    Quah, A. C. T.
    Moon, S. J.
    Parab, S. M.
    Ng, P. T.
    Ting, S. L.
    Chen, C. Q.
    2019 IEEE 26TH INTERNATIONAL SYMPOSIUM ON PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA), 2019,
  • [42] Multiple fault detection and isolation using the haar transform, part 1: Theory
    Koh, CKH
    Shi, J
    Williams, WJ
    Ni, J
    JOURNAL OF MANUFACTURING SCIENCE AND ENGINEERING-TRANSACTIONS OF THE ASME, 1999, 121 (02): : 290 - 294
  • [43] Fault detection and isolation in the challenging Tennessee Eastman process by using image processing techniques
    Hajihosseini, Payman
    Anzehaee, Mohammad Mousavi
    Behnam, Behzad
    ISA TRANSACTIONS, 2018, 79 : 137 - 146
  • [44] Two fault detection and isolation schemes for robot manipulators using soft computing techniques
    Yueksel, Tolga
    Sezgin, Abdullah
    APPLIED SOFT COMPUTING, 2010, 10 (01) : 125 - 134
  • [45] Splice site recognition - deciphering Exon-Intron transitions for genetic insights using Enhanced integrated Block-Level gated LSTM model
    Sha, Mohemmed
    Rahamathulla, Mohamudha Parveen
    GENE, 2024, 915
  • [46] Comparing the performance of ERTMS level 2 fixed block and ERTMS level 3 moving block signalling systems using simulation techniques
    Koning, JA
    COMPUTERS IN RAILWAYS VIII, 2002, 13 : 43 - 52
  • [47] Comparison-Based System Level Fault Diagnosis Using Game Theory
    Elhadef, Mourad
    Grira, Sofiane
    2016 FOURTH INTERNATIONAL CONFERENCE ON PARALLEL, DISTRIBUTED AND GRID COMPUTING (PDGC), 2016, : 474 - 479
  • [48] YIELD ENHANCEMENT OF BIT LEVEL SYSTOLIC ARRAY CHIPS USING FAULT TOLERANT TECHNIQUES
    MCCANNY, JV
    MCWHIRTER, JG
    ELECTRONICS LETTERS, 1983, 19 (14) : 525 - 527
  • [49] A fault hypothesis study on the TTP/C using VHDL-based and pin-level fault injection techniques
    Blanc, S
    Gracia, J
    Gil, PJ
    17TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2002, : 254 - 262
  • [50] Enhanced Infrared Imaging for Die-Level Fault Isolation Using Lock-In Thermography
    Sharma, Anjanashree M. R.
    Jacobs, Kristof J. P.
    Coenen, David
    De Wolf, Ingrid
    JOURNAL OF FAILURE ANALYSIS AND PREVENTION, 2024, 24 (05) : 2129 - 2141