Design and Implementation of an Ultra Low Power RSA Coprocessor

被引:0
|
作者
Zheng, Xinjian [1 ]
Liu, Zexiang [1 ]
Peng, Bo [2 ]
机构
[1] Xian Microelect Technol Inst, Xian 710054, Peoples R China
[2] ZTEIC Corp, Shenzhen 510087, Peoples R China
关键词
RSA; Montgmergy's algorithm; operand isolation; clock gating;
D O I
暂无
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
This paper describes the design and implementation of an ultra low power RSA coprocessor. By improving the Montgomery's algorithm, and using several low power techniques on the design of the RSA coprocessor, this paper has designed a RSA coprocessor with ultra low power consumption and high performance. The RSA coprocessor is implemented using TSMC 0.18um CMOS technology in one of the ZTEIC Corporation's intellectual cards. It can execute 512bit/ 1024bit/ 2048bit RSA modular exponentiations. When executing 1024bit RSA operations, the throughput is about 107.5kbps at 200MHz clock. When executing 2048bit RSA operations, the throughput is about 57kbps at 200Mhz. It's maximum power consumption is 32.5mW when executing 2048bit RSA modular exponentiation.
引用
收藏
页码:2277 / +
页数:2
相关论文
共 50 条
  • [31] Low-power and area-optimized VLSI implementation of AES coprocessor for Zigbee system
    LI, Zhen-rong
    ZHUANG, Yi-qi
    ZHANG, Chao
    JIN, Gang
    Journal of China Universities of Posts and Telecommunications, 2009, 16 (03): : 89 - 94
  • [32] Ultra low noise low power LDO design
    Mannama, Vello
    Sabolotny, Rein
    Strik, Viktor
    2006 International Baltic Electronics Conference, Proceedings, 2006, : 115 - 118
  • [34] Design and implementation of a 50MHZ DXT CoProcessor
    Amiri, Mohammad Amin
    Atani, Reza Ebrahimi
    Mirzakuchaki, Sattar
    Mahdavi, Mojdeh
    DSD 2007: 10TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN ARCHITECTURES, METHODS AND TOOLS, PROCEEDINGS, 2007, : 43 - +
  • [35] Design and implementation of an ultra low power health monitoring node for wireless body sensor network
    Sun, Fangmin
    Zhao, Zhan
    Fang, Zhen
    Chen, Dilang
    Chen, Xianxiang
    Xuan, Yundong
    2013 FOURTH INTERNATIONAL CONFERENCE ON DIGITAL MANUFACTURING AND AUTOMATION (ICDMA), 2013, : 417 - 422
  • [36] Design and Implementation of Adiabatic Multiplier in Sub-threshold Regime for Ultra low Power Application
    Chanda, Manash
    Basak, Jeet
    Sinha, Diptansu
    Ganguli, Tanushree
    Sarkar, Chandan K.
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 1927 - 1931
  • [37] Design and Implementation of an Ultra-low Power Wireless Sensor Network for Indoor Environment Monitoring
    Liang, Yan
    Meng, Xiangyan
    Hu, Yifan
    Zhang, Kun
    2017 17TH IEEE INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY (ICCT 2017), 2017, : 937 - 940
  • [38] Area-efficient and ultra-low-power architecture of RSA processor for RFID
    Wang, D. M.
    Ding, Y. Y.
    Zhang, J.
    Hu, J. G.
    Tan, H. Z.
    ELECTRONICS LETTERS, 2012, 48 (19) : 1185 - U31
  • [39] A low power implementation of a W-CDMA receiver on an ultra low power DSP
    Wang, A
    Hezar, R
    Gass, W
    GLOBECOM '00: IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1- 3, 2000, : 241 - 244
  • [40] An ultra low-power TLB design
    Chang, Yen-Jen
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 1122 - 1127