Design and Implementation of an Ultra Low Power RSA Coprocessor

被引:0
|
作者
Zheng, Xinjian [1 ]
Liu, Zexiang [1 ]
Peng, Bo [2 ]
机构
[1] Xian Microelect Technol Inst, Xian 710054, Peoples R China
[2] ZTEIC Corp, Shenzhen 510087, Peoples R China
关键词
RSA; Montgmergy's algorithm; operand isolation; clock gating;
D O I
暂无
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
This paper describes the design and implementation of an ultra low power RSA coprocessor. By improving the Montgomery's algorithm, and using several low power techniques on the design of the RSA coprocessor, this paper has designed a RSA coprocessor with ultra low power consumption and high performance. The RSA coprocessor is implemented using TSMC 0.18um CMOS technology in one of the ZTEIC Corporation's intellectual cards. It can execute 512bit/ 1024bit/ 2048bit RSA modular exponentiations. When executing 1024bit RSA operations, the throughput is about 107.5kbps at 200MHz clock. When executing 2048bit RSA operations, the throughput is about 57kbps at 200Mhz. It's maximum power consumption is 32.5mW when executing 2048bit RSA modular exponentiation.
引用
收藏
页码:2277 / +
页数:2
相关论文
共 50 条
  • [21] A low power embedded dataflow coprocessor
    Liu, YJ
    Furber, S
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW FRONTIERS IN VLSI DESIGN, 2005, : 246 - 247
  • [22] Ultra Low Power Circuit Design
    Rani, N. Geetha
    Reddy, P. Chandrasekhar
    MATERIALS TODAY-PROCEEDINGS, 2015, 2 (09) : 4468 - 4473
  • [23] Design and Implementation of a Home Embedded Surveillance System with Ultra-Low Alert Power
    Bai, Ying-Wen
    Xie, Zi-Li
    Li, Zong-Han
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2011, 57 (01) : 153 - 159
  • [24] Design and Implementation of an Embedded Home Surveillance System with Ultra-Low Alert Power
    Bai, Ying-Wen
    Xie, Zi-Li
    Li, Zong-Han
    IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE 2011), 2011, : 295 - 296
  • [25] Ultra-low-power design
    Berkeley Wireless Research Center, Department of Electrical Engineering and Computer Sciences, University of California, Berkeley, CA, United States
    不详
    IEEE Circuits Devices Mag, 2006, 4 (23-29):
  • [26] Design of low power lifting-based coprocessor for mobile multimedia applications
    Dang, PP
    Chau, PM
    IMAGE AND VIDEO COMMUNICATIONS AND PROCESSING 2003, PTS 1 AND 2, 2003, 5022 : 733 - 744
  • [27] The Design of a Low-Power Asynchronous DES Coprocessor for Sensor Network Encryption
    Liu, Yijun
    Chen, Pinghua
    Xie, Guobo
    Liu, Zhusong
    Li, Zhenkun
    ISCSCT 2008: INTERNATIONAL SYMPOSIUM ON COMPUTER SCIENCE AND COMPUTATIONAL TECHNOLOGY, VOL 2, PROCEEDINGS, 2008, : 190 - 193
  • [28] Design and implementation of a RSA modular exponentiator
    Liu, Qiang
    Tong, Dong
    Cheng, Xu
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2005, 33 (05): : 923 - 927
  • [29] Design and implementation of reconfigurable RSA cryptosystem
    Chen, Yun-Lu
    Tseng, Chih-Yeh
    Chang, Hsie-Chia
    2007 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 252 - +
  • [30] Low Power Design and Implementation for a SoC
    Yu Zhi-guo
    Wei Jing-he
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 2176 - 2179