State reduction for efficient digital calibration of analog/RF integrated circuits

被引:0
|
作者
Liaperdos, John [1 ]
Arapoyanni, Angela [2 ]
Tsiatouhas, Yiorgos [3 ]
机构
[1] Technol Educ Inst Peloponnese, Dept Comp Engn, Sparta 23100, Greece
[2] Univ Athens, Dept Informat & Telecommun, Athens 15784, Greece
[3] Univ Ioannina, Dept Comp Sci & Engn, Ioannina 45110, Greece
关键词
Adjustable circuits; Alternate test; Built-in self-calibration; Digital calibration; Iterative calibration; Performance prediction; Yield recovery; RF; STRATEGY;
D O I
10.1007/s10470-016-0880-4
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Calibration of analog/radio-frequency (RF) integrated circuits addresses the problem of yield loss that is a result of the increased variability commonly observed in nanoscale processes. In order to compensate for increased yield loss, calibration techniques have been developed that are applied to fabricated chips, aiming at the restoration of a circuit's performance to its acceptable range of values that are defined by the specifications. To allow calibration, adjustable elements are introduced that provide multiple states of a circuit's operation through built-in tuning knobs. Digital calibration-that refers to the case of discrete tuning knob settings-is performed by switching to a circuit's state at which all performance characteristics are restored to their specified ranges. Due to the large number of performance characteristics of interest a large space of tuning knob settings should be explored, that leads to a series of practical considerations that need to be addressed, such as increased times required for calibration preparation and conduction, or chip area overhead if built-in tuning knobs are used. In this paper we present a method to maintain a desired level of yield recovery through the exploitation of only a minimum number of calibration states, also ensuring low cost by shortening calibration times and reducing chip area overhead. The proposed method is assessed through case studies conducted on a typical RF mixer designed in a 180 nm CMOS technology.
引用
收藏
页码:65 / 79
页数:15
相关论文
共 50 条
  • [41] THE EFFICIENT CIRCUIT-DESIGN SYSTEM FOR ANALOG INTEGRATED-CIRCUITS
    SUGIMOTO, Y
    MIYAKAWA, T
    ITOH, E
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1982, 28 (03) : 463 - 474
  • [42] RF and analog dominate this year's European solid state circuits conference
    Fletcher, P
    ELECTRONIC DESIGN, 1997, 45 (17) : 46 - &
  • [43] An application of self-timed circuits to the reduction of switching noise in analog-digital circuits
    Jiménez, R
    Acosta, AJ
    Peralías, EJ
    Rueda, A
    INTEGRATED CIRCUIT DESIGN, PROCEEDINGS: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2000, 1918 : 295 - 305
  • [44] Quadratic statistical MAX approximation for parametric yield estimation of analog/RF integrated circuits
    Li, Xin
    Zhan, Yaping
    Pileggi, Lawrence T.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (05) : 831 - 843
  • [45] Synthesis of analog integrated circuits
    Vodopivec, A
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2003, 33 (01): : 57 - 59
  • [46] Nonlinear distortion simulation algorithm with capability of distortion diagnosis for analog and RF integrated circuits
    Zhang, L
    Zhang, L
    Yu, ZP
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 1147 - 1150
  • [47] ANALOG INTEGRATED CIRCUITS - FOREWORD
    HOWARD, WG
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1971, SC 6 (06) : 339 - &
  • [48] An Analog-Node Model for VHDL-Based Simulation of RF Integrated Circuits
    Schubert, Martin J. W.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (12) : 2717 - 2727
  • [49] Schmitt Trigger-Based Key Provisioning for Locking Analog/RF Integrated Circuits
    Sanabria-Borbon, A.
    Jayasankaran, N. G.
    Lee, S.
    Sanchez-Sinencio, E.
    Hu, J.
    Rajendran, J.
    2020 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2020,
  • [50] Smart RF Integrated Circuits
    Liu, Jenny Yi-Chun
    Huang, Ian
    Kuo, Yen-Hung
    Li, Wei-Tsung
    Lin, Wei-Heng
    Lin, Wen-Jie
    Tsai, Jeng-Han
    Alsuraisry, Hamed
    Lu, Hsin-Chia
    Huang, Tian-Wei
    IEEE MICROWAVE MAGAZINE, 2019, 20 (01) : 28 - 37