State reduction for efficient digital calibration of analog/RF integrated circuits

被引:0
|
作者
Liaperdos, John [1 ]
Arapoyanni, Angela [2 ]
Tsiatouhas, Yiorgos [3 ]
机构
[1] Technol Educ Inst Peloponnese, Dept Comp Engn, Sparta 23100, Greece
[2] Univ Athens, Dept Informat & Telecommun, Athens 15784, Greece
[3] Univ Ioannina, Dept Comp Sci & Engn, Ioannina 45110, Greece
关键词
Adjustable circuits; Alternate test; Built-in self-calibration; Digital calibration; Iterative calibration; Performance prediction; Yield recovery; RF; STRATEGY;
D O I
10.1007/s10470-016-0880-4
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Calibration of analog/radio-frequency (RF) integrated circuits addresses the problem of yield loss that is a result of the increased variability commonly observed in nanoscale processes. In order to compensate for increased yield loss, calibration techniques have been developed that are applied to fabricated chips, aiming at the restoration of a circuit's performance to its acceptable range of values that are defined by the specifications. To allow calibration, adjustable elements are introduced that provide multiple states of a circuit's operation through built-in tuning knobs. Digital calibration-that refers to the case of discrete tuning knob settings-is performed by switching to a circuit's state at which all performance characteristics are restored to their specified ranges. Due to the large number of performance characteristics of interest a large space of tuning knob settings should be explored, that leads to a series of practical considerations that need to be addressed, such as increased times required for calibration preparation and conduction, or chip area overhead if built-in tuning knobs are used. In this paper we present a method to maintain a desired level of yield recovery through the exploitation of only a minimum number of calibration states, also ensuring low cost by shortening calibration times and reducing chip area overhead. The proposed method is assessed through case studies conducted on a typical RF mixer designed in a 180 nm CMOS technology.
引用
收藏
页码:65 / 79
页数:15
相关论文
共 50 条
  • [31] Integrated regulation for energy-efficient digital circuits
    Alon, Elad
    Horowitz, Mark
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (08) : 1795 - 1807
  • [32] Integrated regulation for energy-efficient digital circuits
    Alon, Elad
    Horowitz, Mark
    PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 389 - +
  • [33] Bendable CMOS Digital and Analog Circuits Monolithically Integrated with a Temperature Sensor
    Honda, Wataru
    Arie, Takayuki
    Akita, Seiji
    Takei, Kuniharu
    ADVANCED MATERIALS TECHNOLOGIES, 2016, 1 (05):
  • [34] INTEGRATED-CIRCUITS - SEMICUSTOM ICS - COMBINE ANALOG AND DIGITAL FUNCTIONS
    PRYCE, D
    EDN, 1988, 33 (25) : 88 - &
  • [35] An Efficient Transfer Learning Assisted Global Optimization Scheme for Analog/RF Circuits
    Wang, Zhikai
    Zhou, Jingbo
    Liu, Xiaosen
    Wang, Yan
    29TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC 2024, 2024, : 417 - 422
  • [36] Digitally Assisted Analog and RF Circuits
    Okada, Kenichi
    IEICE TRANSACTIONS ON ELECTRONICS, 2015, E98C (06): : 461 - 470
  • [37] FinFET technology for analog and RF circuits
    Parvais, B.
    Subramanian, V.
    Mercha, A.
    Dehan, M.
    Wambacq, P.
    Sanssen, W.
    Groeseneken, G.
    Decoutere, S.
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 182 - +
  • [38] RF/analog test of circuits and systems
    Huetmaker, M.S.
    Proceedings of the IEEE VLSI Test Symposium, 2000,
  • [39] Efficient Modeling of Complex Analog Integrated Circuits Using Neural Networks
    Hasani, Ramin M.
    Haerle, Dieter
    Grosu, Radu
    2016 12TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2016,
  • [40] Efficient Identification of Unstable Loops in Large Linear Analog Integrated Circuits
    Mukherjee, Parijat
    Fang, G. Peter
    Burt, Rod
    Li, Peng
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2012, 31 (09) : 1332 - 1345