TSV Technology for 2.5D IC Solution

被引:0
|
作者
Wang, Meng-Jen [1 ]
Hung, Chang-Ying [1 ]
Kao, Chin-Li [1 ]
Lee, Pao-Nan [1 ]
Chen, Chi-Han [1 ]
Hung, Chih-Pin [1 ]
Tong, Ho-Ming [1 ]
机构
[1] Adv Semicond Engn Inc, Kaohsiung 811, Taiwan
关键词
SILICON INTERPOSER; PACKAGE;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
TSV (Through Silicon Via) is the key enabling technology for 2.5D & 3D IC packaging solution. As the 2.5D interposer design pushing towards smaller & shorter via due to I/O density and electrical performance, the warpage of thinner interposer is therefore much more challenging in thin wafer handling and assembly process. In this presentation, a TSV structure is introduced with fabricated interposer prototype, and could be assembled together with single-die / multi-chip on a substrate. The demonstrated interposer assembled in FCBGA (Flip Chip Ball Grid Array) has covered features such as low temperature fabrication process, low warpage, and low leakage with minimized TSV parasitic parameters. Electrical and stress characterizations, current density characterization up to 1100mA and Shadow Moire are performed and compared with simulation models for correlation study. Known-Good TSV and Si interposer are also reviewed and discussed in this presentation. Full validated reliability test, both die and package level, in conjunction with board level drop test, are presented to verify interposer fabrication, assembly process optimization, and interconnection stability.
引用
收藏
页码:284 / 288
页数:5
相关论文
共 50 条
  • [21] Material Technology for 2.5D/3D Package
    Mitsukura, Kazuyuki
    Makino, Tatsuya
    Hatakeyama, Keiichi
    Rebibis, Kenneth June
    Wang, Teng
    Capuz, Giovanni
    Duval, Fabrice
    Detalle, Mikael
    Miller, Andy
    Beyne, Eric
    IEEE CPMT SYMPOSIUM JAPAN 2015, (ICSJ 2015), 2015, : 101 - 104
  • [22] Monolithic integration of high capacitance (power/ground) and low capacitance (data) Through Silicon Vias (TSV) in 2.5D Through Silicon Interposer (TSI) and 3D IC Technology
    Katti, G.
    Weiliang, Y.
    Weerasekera, R.
    Fai, Chang Ka
    Dutta, R.
    Ho, S. W.
    Li, H. Y.
    Bhattacharya, S.
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2015, : 249 - 252
  • [23] 2.5D TSV封装结构热应力可靠性研究
    李梦琳
    张欲欣
    肖泽平
    电子工艺技术, 2020, 41 (03) : 153 - 155
  • [24] Effects of silicon via profile on passivation and metallization in TSV interposers for 2.5D integration
    Lin, P. R.
    Zhang, G. Q.
    van Zeijl, H. W.
    Lian, B. H.
    Wang, Y.
    Yao, Q. B.
    MICROELECTRONIC ENGINEERING, 2015, 134 : 22 - 26
  • [25] Development of Fabrication Technology for Large 2.5D Packages
    Murai, Kosuke
    Hirano, Kazue
    Kang, Dongchul
    Journal of Japan Institute of Electronics Packaging, 2024, 27 (05) : 375 - 384
  • [26] 2.5D Materials
    Evans, Jon
    CHEMISTRY & INDUSTRY, 2022, 86 (10) : 22 - 25
  • [27] Joule heating enhanced electromigration failure in redistribution layer in 2.5D IC
    Liu, Yingxia
    Li, Menglu
    Jiang, Mengjie
    Tu, K. N.
    Kim, Dong Wook
    Gu, Sam
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 1359 - 1363
  • [28] Analysis and Optimization of a Power Distribution Network in 2.5D IC with Glass Interposer
    Kim, Youngwoo
    Cho, Jonghyun
    Kim, Kiyeong
    Kim, Heegon
    Kim, Joungho
    Sitaraman, Srikrishna
    Sundaram, Venky
    Tummala, Rao
    2014 INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2014,
  • [29] The development of effective model for thermal conduction analysis for 2.5D packaging using TSV interposer
    Ma, He
    Yu, Daquan
    Wang, Jun
    MICROELECTRONICS RELIABILITY, 2014, 54 (02) : 425 - 434
  • [30] 用2.5D TSV实现多处理器SiP功能
    Deborah Patterson
    Mike Kelly
    Rick Reed
    Steve Eplett
    Zafer Kutlu
    Ramakanth Alapati
    中国集成电路, 2014, 23 (11) : 27 - 32