TSV Technology for 2.5D IC Solution

被引:0
|
作者
Wang, Meng-Jen [1 ]
Hung, Chang-Ying [1 ]
Kao, Chin-Li [1 ]
Lee, Pao-Nan [1 ]
Chen, Chi-Han [1 ]
Hung, Chih-Pin [1 ]
Tong, Ho-Ming [1 ]
机构
[1] Adv Semicond Engn Inc, Kaohsiung 811, Taiwan
关键词
SILICON INTERPOSER; PACKAGE;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
TSV (Through Silicon Via) is the key enabling technology for 2.5D & 3D IC packaging solution. As the 2.5D interposer design pushing towards smaller & shorter via due to I/O density and electrical performance, the warpage of thinner interposer is therefore much more challenging in thin wafer handling and assembly process. In this presentation, a TSV structure is introduced with fabricated interposer prototype, and could be assembled together with single-die / multi-chip on a substrate. The demonstrated interposer assembled in FCBGA (Flip Chip Ball Grid Array) has covered features such as low temperature fabrication process, low warpage, and low leakage with minimized TSV parasitic parameters. Electrical and stress characterizations, current density characterization up to 1100mA and Shadow Moire are performed and compared with simulation models for correlation study. Known-Good TSV and Si interposer are also reviewed and discussed in this presentation. Full validated reliability test, both die and package level, in conjunction with board level drop test, are presented to verify interposer fabrication, assembly process optimization, and interconnection stability.
引用
收藏
页码:284 / 288
页数:5
相关论文
共 50 条
  • [41] Low COO PVD solutions addressing 2.5D and 3D TSV packaging challenges.
    Auer, Hans
    Hirscher, Hans
    Desjardins, Patrick
    Weichart, Juergen
    2012 35TH IEEE/CPMT INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM (IEMT), 2012,
  • [42] 2.5D packaging solution - from concept to platform qualification
    Oswald, Jens
    Goetze, Christian
    Gao, Shan
    Gong, ShunQiang
    Tan, Juan Boon
    Reed, Rick
    Kim, YoungRae
    2015 IEEE 17TH ELECTRONICS PACKAGING AND TECHNOLOGY CONFERENCE (EPTC), 2015,
  • [43] 3D/2.5D Stacked IC Cost Modeling and Test Flow Selection
    Hamdioui, Said
    2014 9TH IEEE INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA (DTIS 2014), 2014,
  • [44] Characterization of low temperature SiNx films for 3D/2.5D-IC TSV
    Kobayashi, Yasushi
    Nakata, Yoshihiro
    Nakamura, Tomoji
    Takeyama, Mayumi B.
    Sato, Masaru
    Noya, Atsushi
    IEEJ Transactions on Electronics, Information and Systems, 2015, 135 (07) : 733 - 738
  • [45] Technology Trends in 2.5D/3D Packaging and Heterogeneous Integration
    Kawano, Masaya
    2021 5TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE (EDTM), 2021,
  • [46] 2.5D and 3D Technology Challenges and Test Vehicle Demonstrations
    Knickerbocker, J. U.
    Andry, P. S.
    Colgan, E.
    Dang, B.
    Dickson, T.
    Gu, X.
    Haymes, C.
    Jahnes, C.
    Liu, Y.
    Maria, J.
    Polastre, R. J.
    Tsang, C. K.
    Turlapati, L.
    Webb, B. C.
    Wiggins, L.
    Wright, S. L.
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 1068 - 1076
  • [47] Invited Talk 2.5D and 3D Technology Advancements for Systems
    Knickerbocker, John U.
    2013 IEEE WORKSHOP ON MICROELECTRONICS AND ELECTRON DEVICES (WMED), 2013, : XIV - XV
  • [48] 2.5D Chip TSV Open Failure Analysis by High Resolution Time-domain Reflectometry
    Hashimoto, Masaichi
    Shinohara, Makoto
    Shang, Yang
    Mohan, Aparna
    Zee, Bernice
    2017 IEEE 19TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2017,
  • [49] Process Integration of Solder bumps and Cu Pillar microbumps on 2.5D Fine Pitch TSV interposer
    Pei-Siang, Sharon Lim
    Ding, L.
    Yu, MingBin
    Ding, Mian Zhi
    Velez, Sorono Dexter
    Rao, Vcmpati Srinivasa
    PROCEEDINGS OF THE 2013 IEEE 15TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC 2013), 2013, : 424 - 429
  • [50] Chiplet Placement for 2.5D IC with Sequence Pair Based Tree and Thermal Consideration
    Chiou, Hong-Wen
    Jiang, Jia-Hao
    Chang, Yu-Teng
    Lee, Yu-Min
    Pan, Chi-Wen
    2023 28TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC, 2023, : 7 - 12