TSV Technology for 2.5D IC Solution

被引:0
|
作者
Wang, Meng-Jen [1 ]
Hung, Chang-Ying [1 ]
Kao, Chin-Li [1 ]
Lee, Pao-Nan [1 ]
Chen, Chi-Han [1 ]
Hung, Chih-Pin [1 ]
Tong, Ho-Ming [1 ]
机构
[1] Adv Semicond Engn Inc, Kaohsiung 811, Taiwan
关键词
SILICON INTERPOSER; PACKAGE;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
TSV (Through Silicon Via) is the key enabling technology for 2.5D & 3D IC packaging solution. As the 2.5D interposer design pushing towards smaller & shorter via due to I/O density and electrical performance, the warpage of thinner interposer is therefore much more challenging in thin wafer handling and assembly process. In this presentation, a TSV structure is introduced with fabricated interposer prototype, and could be assembled together with single-die / multi-chip on a substrate. The demonstrated interposer assembled in FCBGA (Flip Chip Ball Grid Array) has covered features such as low temperature fabrication process, low warpage, and low leakage with minimized TSV parasitic parameters. Electrical and stress characterizations, current density characterization up to 1100mA and Shadow Moire are performed and compared with simulation models for correlation study. Known-Good TSV and Si interposer are also reviewed and discussed in this presentation. Full validated reliability test, both die and package level, in conjunction with board level drop test, are presented to verify interposer fabrication, assembly process optimization, and interconnection stability.
引用
收藏
页码:284 / 288
页数:5
相关论文
共 50 条
  • [1] Technology review of CNTs TSV in 3D IC and 2.5D packaging: Progress and challenges from an electrical viewpoint
    Abdullah, M. F.
    Lee, H. W.
    MICROELECTRONIC ENGINEERING, 2024, 290
  • [2] TSV reveal process developments for 2.5D integration
    Song, Chongshen
    Wang, Lei
    Wang, Zhun
    Yu, Daquan
    Zhang, Wenqi
    PROCEEDINGS OF THE 2013 IEEE 15TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC 2013), 2013, : 714 - 717
  • [3] A New 2.5D TSV Package Assembly Approach
    Lu, Yuan
    Yin, Wen
    Zhang, Bo
    Yu, Daquan
    Wan, Lixi
    Shangguan, Dongkai
    Xia, Guofeng
    Qin, Fei
    Ru, Mao
    Xiao, Fei
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 1965 - 1969
  • [4] TSV-based Current Probing Structure using Magnetic Coupling in 2.5D and 3D IC
    Kim, Jonghoon J.
    Jung, Daniel H.
    Kim, Heegon
    Kong, Sunkyu
    Choi, Sumin
    Lim, Jaemin
    Kim, Joungho
    2015 10TH INTERNATIONAL WORKSHOP ON THE ELECTROMAGNETIC COMPATIBILITY OF INTEGRATED CIRCUITS, 2015, : 212 - 215
  • [5] Deformation Prediction of 2.5D IC Package
    Hu, Ian
    Wang, Ming-Han
    Chen, KarenYU
    Lee, Ying-Chih
    Shih, Mengkai
    2016 11TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT-IAAC 2016), 2016, : 301 - 305
  • [6] Imitation chip design based on TSV 2.5D package
    Gao Nayan
    Cao Yuyuan
    Zhu Yuan
    Ming Xuefei
    2015 16TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, 2015,
  • [7] 2.5D硅转接板TSV结构研究
    刘建松
    林鹏荣
    黄颖卓
    练滨浩
    电子科技, 2020, (01) : 46 - 50
  • [8] Foundry TSV Enablement For 2.5D/3D Chip Stacking
    Yu, Remi
    2012 IEEE HOT CHIPS 24 SYMPOSIUM (HCS), 2012,
  • [9] Novel TSV Process Technologies for 2.5D/3D Packaging
    Morikawa, Y.
    Murayama, T.
    Sakuishi, T.
    Suzuki, A.
    Nakamuta, Y.
    Suu, K.
    2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 1697 - 1699
  • [10] Thermal Property Evaluation of TSV interposer Embedded Microfluidics for Cooling 2.5D Integrated High Power IC Device
    Ma, Shenglin
    Lian, Tingting
    Cai, Han
    Hu, Liulin
    He, Shuwei
    ICEPT2019: THE 2019 20TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, 2019,