Prototype hardware implementation of a single-chip multiprocessor with a split-transaction bus

被引:0
|
作者
Manjikian, N [1 ]
Reed, J [1 ]
机构
[1] Queens Univ, Dept Elect & Comp Engn, Kingston, ON K7L 3N6, Canada
关键词
D O I
暂无
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
This paper presents the results for a prototype hardware implementation in programmable logic of a single-chip cache-coherent multiprocessor based on a split-transaction bus. This implementation provides the basis for further research prototyping to investigate architectures and applications for processor-memory integration. A 4-processor system synthesized for a Xilinx XCV2000E chip consumes only 62% of the available logic resources. Operational results for the implementation collected with a logic analyzer highlight the support for multiple concurrent requests and other features of the split-transaction bus in a multiprocessor.
引用
收藏
页码:404 / 407
页数:4
相关论文
共 50 条
  • [41] Design and Implementation of an SFQ-Based Single-Chip FFT Processor
    Ono, Tomohiro
    Suzuki, Hideo
    Yamanashi, Yuki
    Yoshikawa, Nobuyuki
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2017, 27 (04)
  • [42] Design and implementation of a single-chip speech-to-speech translation system
    Wang, J. -F.
    Lin, S. -C.
    Wang, J. -C.
    Yang, H. -W.
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2006, 153 (05): : 416 - 426
  • [43] A single-chip FGPA implementation of the Data Encryption Standard (DES) algorithm
    Wong, K
    Wark, M
    Dawson, E
    GLOBECOM 98: IEEE GLOBECOM 1998 - CONFERENCE RECORD, VOLS 1-6: THE BRIDGE TO GLOBAL INTEGRATION, 1998, : 827 - 832
  • [44] On the single-chip implementation of a Hiperlan/2 and IEEE 802.11 a capable modem
    Grass, E
    Tittelbach-Helmrich, K
    Jagdhold, U
    Troya, A
    Lippert, G
    Krüger, O
    Lehmann, J
    Maharatna, K
    Dombrowski, KF
    Fiebig, N
    Kraemer, R
    Mähönen, P
    IEEE PERSONAL COMMUNICATIONS, 2001, 8 (06): : 48 - 57
  • [45] A single-chip CMOS optical microspectrometer with light-to-frequency converter and bus interface
    Correia, JH
    de Graaf, G
    Bartek, M
    Wolffenbuttel, RF
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (10) : 1344 - 1347
  • [46] SELF-TUNING CONTROL ALGORITHM FOR SINGLE-CHIP MICROCOMPUTER IMPLEMENTATION
    DEXTER, AL
    IEE PROCEEDINGS-D CONTROL THEORY AND APPLICATIONS, 1983, 130 (05): : 255 - 260
  • [47] DESIGN AND IMPLEMENTATION OF A SINGLE-CHIP 1-D MEDIAN FILTER
    OFLAZER, K
    IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1983, 31 (05): : 1164 - 1168
  • [48] Discussion of the Reform and Implementation in the Curriculum Design about Single-chip Microcomputer
    Deng Xiaoling
    Liang Lu
    Dai Fen
    Lu Jianqiang
    2008 IEEE INTERNATIONAL SYMPOSIUM ON IT IN MEDICINE AND EDUCATION, VOLS 1 AND 2, PROCEEDINGS, 2008, : 319 - +
  • [49] Single-chip implementation of a 32-bit microcontroller for motor drive
    Kim, JC
    Lee, SH
    Lee, DY
    Lee, JH
    Jeong, WC
    Park, HJ
    Mok, IS
    ELEVENTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE - PROCEEDINGS, 1998, : 3 - 6
  • [50] A FAST SINGLE-CHIP IMPLEMENTATION OF 8192-COMPLEX POINT FFT
    BIDET, E
    CASTELAIN, D
    JOANBLANQ, C
    SENN, P
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (03) : 300 - 305