Prototype hardware implementation of a single-chip multiprocessor with a split-transaction bus

被引:0
|
作者
Manjikian, N [1 ]
Reed, J [1 ]
机构
[1] Queens Univ, Dept Elect & Comp Engn, Kingston, ON K7L 3N6, Canada
关键词
D O I
暂无
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
This paper presents the results for a prototype hardware implementation in programmable logic of a single-chip cache-coherent multiprocessor based on a split-transaction bus. This implementation provides the basis for further research prototyping to investigate architectures and applications for processor-memory integration. A 4-processor system synthesized for a Xilinx XCV2000E chip consumes only 62% of the available logic resources. Operational results for the implementation collected with a logic analyzer highlight the support for multiple concurrent requests and other features of the split-transaction bus in a multiprocessor.
引用
收藏
页码:404 / 407
页数:4
相关论文
共 50 条
  • [21] Analyzing power consumption of message passing primitives in a single-chip multiprocessor
    Loghi, M
    Benini, L
    Poncino, M
    IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2004, : 393 - 396
  • [22] Software and hardware techniques for a single-chip fingerprint sensor/identifier
    Shigematsu, S
    Morimura, H
    Fujii, K
    Hatano, T
    Nakanishi, M
    Ikeda, N
    Shimamura, T
    Okazaki, Y
    Tanabe, Y
    Machida, K
    Kyuragi, H
    MULTIMEDIA, IMAGE PROCESSING AND SOFT COMPUTING: TRENDS, PRINCIPLES AND APPLICATIONS, 2002, 13 : 123 - 128
  • [23] Analysis of Single-Chip Hardware Support for Mobile and Embedded Applications
    Perera, Darshika G.
    Li, Kin Fun
    2013 IEEE PACIFIC RIM CONFERENCE ON COMMUNICATIONS, COMPUTERS AND SIGNAL PROCESSING (PACRIM), 2013, : 369 - 376
  • [24] A 250-MHz single-chip multiprocessor for audio and video signal processing
    Koyama, T
    Inoue, K
    Hanaki, H
    Yasue, M
    Iwata, E
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (11) : 1768 - 1774
  • [25] The flexible processor - An approach for single-chip hardware emulation by dynamic reconfiguration
    Ohkawa, T
    Nozawa, T
    Fujibayashi, M
    Miyamoto, N
    Leo, K
    Kita, S
    Kotani, K
    Ohmi, T
    ASP-DAC 2004: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2004, : 557 - 558
  • [26] A single-chip FPGA implementation of a self-synchronous cipher
    Millan, W
    Wong, K
    Wark, M
    Dawson, E
    IEEE TENCON'97 - IEEE REGIONAL 10 ANNUAL CONFERENCE, PROCEEDINGS, VOLS 1 AND 2: SPEECH AND IMAGE TECHNOLOGIES FOR COMPUTING AND TELECOMMUNICATIONS, 1997, : 223 - 226
  • [27] Single-chip FPGA implementation of a cryptographic co-processor
    Crowe, F
    Daly, A
    Kerins, T
    Marnane, W
    2004 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY, PROCEEDINGS, 2004, : 279 - 285
  • [28] A single-chip 1.6 billion 16-b MAC s multiprocessor DSP
    Ackland, B
    Anesko, A
    Brinthaupt, D
    Daubert, SJ
    Kalavade, A
    Knobloch, J
    Micca, E
    Moturi, M
    Nicol, CJ
    O'Neill, JH
    Othmer, J
    Säckinger, E
    Singh, KJ
    Sweet, J
    Terman, CJ
    Williams, J
    PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, : 537 - 540
  • [29] Implementation of Multi-Standard Digital Radio Single-Chip
    Park, Se-Ho
    Lee, Kyung-Taek
    2014 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2014, : 270 - 271
  • [30] NEURAL NET IMPLEMENTATION ON SINGLE-CHIP DIGITAL SIGNAL PROCESSOR
    MASCIA, AH
    ISHII, R
    IECON 89, VOLS 1-4: POWER ELECTRONICS - SIGNAL-PROCESSING & SIGNAL CONTROL - FACTORY AUTOMATION, EMERGING TECHNOLOGIES, 1989, : 764 - 769