Prototype hardware implementation of a single-chip multiprocessor with a split-transaction bus

被引:0
|
作者
Manjikian, N [1 ]
Reed, J [1 ]
机构
[1] Queens Univ, Dept Elect & Comp Engn, Kingston, ON K7L 3N6, Canada
关键词
D O I
暂无
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
This paper presents the results for a prototype hardware implementation in programmable logic of a single-chip cache-coherent multiprocessor based on a split-transaction bus. This implementation provides the basis for further research prototyping to investigate architectures and applications for processor-memory integration. A 4-processor system synthesized for a Xilinx XCV2000E chip consumes only 62% of the available logic resources. Operational results for the implementation collected with a logic analyzer highlight the support for multiple concurrent requests and other features of the split-transaction bus in a multiprocessor.
引用
收藏
页码:404 / 407
页数:4
相关论文
共 50 条
  • [31] Architecture and Implementation of a Highly Parallel Single-Chip Video DSP
    Yamauchi, Hironori
    Tashiro, Yutaka
    Minami, Toshihiro
    Suzuki, Yutaka
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1992, 2 (02) : 207 - 220
  • [32] A compact routing lookups schemes for implementation in single-chip FPGA
    Shin, DK
    Lee, JH
    Kang, CH
    Kang, KY
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2002, 40 (04) : 759 - 764
  • [33] A Prototype Single-Chip Spectrum Analyzer with Integrated Frequency-Synthesized Tuning
    Shoghi, Payam
    Barnwell, Christopher J.
    Mulagada, Raghu
    Weldon, Thomas P.
    IEEE SOUTHEASTCON 2010: ENERGIZING OUR FUTURE, 2010, : 45 - 48
  • [34] Versatile single-chip digital TV encoder based on programmable hardware (CPLD)
    Mondwurf, SW
    IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - 2000 DIGEST OF TECHNICAL PAPERS, 2000, : 22 - 23
  • [35] A 600-MHz single-chip multiprocessor with 4.8-GB/s internal shared pipelined bus and 512-kB internal memory
    Kaneko, S
    Kondo, H
    Masui, N
    Ishimi, K
    Itou, T
    Satou, M
    Okumura, N
    Takata, Y
    Takata, H
    Sakugawa, M
    Higuchi, T
    Ohtani, S
    Sakamoto, K
    Ishikawa, N
    Nakajima, M
    Iwata, S
    Hayase, K
    Nakano, S
    Nakazawa, S
    Yamada, K
    Shimizu, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (01) : 184 - 193
  • [36] A 600MHz single-chip multiprocessor with 4.8GB/s internal shared pipelined bus and 512kB internal memory
    Kaneko, S
    Sawai, K
    Masui, N
    Ishimi, K
    Itou, T
    Satou, M
    Kondo, H
    Okumura, N
    Takata, Y
    Takata, H
    Sakugawa, M
    Higuchi, T
    Ohtani, S
    Sakamoto, K
    Ishikawa, N
    Nakajima, M
    Iwata, S
    Hayase, K
    Nakano, S
    Nakazawa, S
    Tomisawa, O
    Shimizu, T
    2003 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE: DIGEST OF TECHNICAL PAPERS, 2003, 46 : 254 - 255
  • [37] A single-chip ring-based multiprocessor with region-level filtering of coherence traffic
    Cote, Edmond
    Manjikian, Naraig
    2007 IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS, 2007, : 257 - 260
  • [38] A single-chip, 1.6-billion, 16-b MAC/s multiprocessor DSP
    Ackland, B
    Anesko, A
    Brinthaupt, D
    Daubert, SJ
    Kalavade, A
    Knobloch, J
    Micca, E
    Moturi, M
    Nicol, CJ
    O'Neill, JH
    Othmer, J
    Säckinger, E
    Singh, KJ
    Sweet, J
    Terman, CJ
    Williams, J
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (03) : 412 - 424
  • [39] Towards a New Quasigroup Block Cipher for a Single-Chip FPGA Implementation
    Mahoney, William
    Parakh, Abhishek
    24TH INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATIONS AND NETWORKS ICCCN 2015, 2015,
  • [40] 4.2 Gbit/s single-chip FPGA implementation of AES algorithm
    Rodríguez-Henríquez, F
    Saqib, NA
    Díaz-Pérez, A
    ELECTRONICS LETTERS, 2003, 39 (15) : 1115 - 1116