Prototype hardware implementation of a single-chip multiprocessor with a split-transaction bus

被引:0
|
作者
Manjikian, N [1 ]
Reed, J [1 ]
机构
[1] Queens Univ, Dept Elect & Comp Engn, Kingston, ON K7L 3N6, Canada
关键词
D O I
暂无
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
This paper presents the results for a prototype hardware implementation in programmable logic of a single-chip cache-coherent multiprocessor based on a split-transaction bus. This implementation provides the basis for further research prototyping to investigate architectures and applications for processor-memory integration. A 4-processor system synthesized for a Xilinx XCV2000E chip consumes only 62% of the available logic resources. Operational results for the implementation collected with a logic analyzer highlight the support for multiple concurrent requests and other features of the split-transaction bus in a multiprocessor.
引用
收藏
页码:404 / 407
页数:4
相关论文
共 50 条
  • [1] A single-chip multiprocessor
    Nayfeh, BA
    Olukotun, K
    COMPUTER, 1997, 30 (09) : 79 - &
  • [2] The case for a single-chip multiprocessor
    Olukotun, K
    Nayfeh, BA
    Hammond, L
    Wilson, K
    Chang, KY
    ACM SIGPLAN NOTICES, 1996, 31 (09) : 2 - 11
  • [3] Architecture design of a single-chip multiprocessor
    Yao, WB
    Wang, DS
    Zheng, WM
    Guo, SL
    Current Trends in High Performance Computing and Its Applications, Proceedings, 2005, : 165 - 174
  • [4] A single-chip multiprocessor for smart terminals
    Edahiro, M
    Matsushita, S
    Yamashina, M
    Nishi, N
    IEEE MICRO, 2000, 20 (04) : 12 - 20
  • [5] Performance of a GALS single-chip multiprocessor
    Smith, SF
    PDPTA '04: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED PROCESSING TECHNIQUES AND APPLICATIONS, VOLS 1-3, 2004, : 449 - 454
  • [6] A SINGLE-CHIP MULTIPROCESSOR FOR MULTIMEDIA - THE MVP
    GUTTAG, K
    GOVE, RJ
    VANAKEN, JR
    IEEE COMPUTER GRAPHICS AND APPLICATIONS, 1992, 12 (06) : 53 - 64
  • [7] Single-chip correlator implementation for PCI-bus personal computers
    O'Callaghan, MJ
    Perlmutter, SH
    Wolt, B
    OPTICAL PATTERN RECOGNITION XI, 2000, 4043 : 48 - 58
  • [8] DATAWAVE - A SINGLE-CHIP MULTIPROCESSOR FOR VIDEO APPLICATIONS
    SCHMIDT, U
    CAESAR, K
    IEEE MICRO, 1991, 11 (03) : 22 - &
  • [9] A fault-tolerant single-chip multiprocessor
    Yao, WB
    Wang, DS
    Zheng, WM
    ADVANCES IN COMPUTER SYSTEMS ARCHITECTURE, PROCEEDINGS, 2004, 3189 : 137 - 145
  • [10] Multiprocessor System with Single-Chip Computers.
    Schmid, Richard
    Elektronik Munchen, 1984, 33 (13): : 73 - 76