Formal Analysis of the ACE Specification for Cache Coherent Systems-on-Chip

被引:0
|
作者
Kriouile, Abderahman [1 ,2 ]
Serwe, Wendelin [2 ]
机构
[1] STMicroelectronics, 12 Rue Jules Horowitz,BP 217, F-38019 Grenoble, France
[2] INRIA, LIG, F-38334 Saint Ismier, France
来源
FORMAL METHODS FOR INDUSTRIAL CRITICAL SYSTEMS | 2013年 / 8187卷
关键词
VERIFICATION;
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
System-on-Chip (SoC) architectures integrate now many different components, such as processors, accelerators, memory, and I/O blocks, some but not all of which may have caches. Because the validation effort with simulation-based validation techniques, as currently used in industry, grows exponentially with the complexity of the SoC, we investigate in this paper the use of formal verification techniques. More precisely, we use the CADP toolbox to develop and validate a generic formal model of an SoC compliant with the recent ACE specification proposed by ARM to implement system-level coherency.
引用
收藏
页码:108 / 122
页数:15
相关论文
共 50 条
  • [31] Providing Accountability in Heterogeneous Systems-on-Chip
    Kalayappan, Rajshekar
    Sarangi, Smruti R.
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2018, 17 (05)
  • [32] Design and prototyping of embedded systems-on-chip for mechatronic systems
    Hollstein, T
    Ludewig, R
    Schlachta, C
    Glesner, M
    BEC 2002: PROCEEDINGS OF THE 8TH BIENNIAL BALTIC ELECTRONIC CONFERENCE, 2002, : 35 - 38
  • [33] Xpipes: A network-on-chip architecture for gigascale systems-on-chip
    Bertozzi, Davide
    Benini, Luca
    IEEE Circuits and Systems Magazine, 2004, 4 (02) : 18 - 31
  • [34] CCNoC:Cache-Coherent Network on Chip for Chip Multiprocessors
    王惊雷
    薛一波
    王海霞
    李崇民
    汪东升
    Journal of Computer Science & Technology, 2010, 25 (02) : 257 - 266
  • [35] CCNoC: Cache-Coherent Network on Chip for Chip Multiprocessors
    Wang, Jing-Lei
    Xue, Yi-Bo
    Wang, Hai-Xia
    Li, Chong-Min
    Wang, Dong-Sheng
    JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2010, 25 (02) : 257 - 266
  • [36] Modular Specification and Verification of a Cache-Coherent Interface
    McMillan, Kenneth
    PROCEEDINGS OF THE 2016 16TH CONFERENCE ON FORMAL METHODS IN COMPUTER-AIDED DESIGN (FMCAD 2016), 2016, : 109 - 116
  • [37] CCNoC: Cache-Coherent Network on Chip for Chip Multiprocessors
    Jing-Lei Wang
    Yi-Bo Xue
    Hai-Xia Wang
    Chong-Min Li
    Dong-Sheng Wang
    Journal of Computer Science and Technology, 2010, 25 : 257 - 266
  • [38] Formal Specification and Verification of wireless networked self-organized Systems on Chip
    Daoud, Hayat
    Tanougast, Camel
    Belarbi, Mostefa
    Heil, Mikael
    2014 INTERNATIONAL CONFERENCE ON CONTROL, DECISION AND INFORMATION TECHNOLOGIES (CODIT), 2014, : 730 - 735
  • [39] A Survey and Taxonomy of On-Chip Monitoring of Multicore Systems-on-Chip
    Kornaros, Georgios
    Pnevmatikatos, Dionisios
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2013, 18 (02)
  • [40] A functional approach to the formal specification of networks on chip
    Schmaltz, J
    Borrione, D
    FORMAL METHODS IN COMPUTER-AIDED DESIGN, 2004, 3312 : 52 - 66