Place and Route for Massively Parallel Hardware-Accelerated Functional Verification

被引:0
|
作者
Moffitt, Michael D. [1 ]
Guenther, Gernot E. [1 ]
Pasnik, Kevin A. [1 ]
机构
[1] IBM Corp, Armonk, NY 10504 USA
来源
2013 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD) | 2013年
关键词
MICROPROCESSOR;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Hardware acceleration is a critical component in any modern functional verification methodology. To achieve the best possible utilization, a compiler must intelligently map a logical netlist to the various resources available in the machine architecture. For instance, instructions that serve to route signals between processors must be carefully balanced with those that encode Boolean operations. In addition, chip-to-chip communication should be reduced whilst also ensuring that logic is appropriately partitioned to be executed concurrently. This process is exacerbated by hard constraints on accelerator capacity, as well as rapidly growing industrial designs that approach billions of gates in size. In this paper, we present several compilation strategies that optimize resource allocation to curtail simulation depth, leverage design hierarchy to reduce runtime and memory, and exploit parallel processing to further improve performance. We also review the history of hardware acceleration within IBM, and describe the evolution in architecture that has driven many of these advances in compilation.
引用
收藏
页码:466 / 472
页数:7
相关论文
共 50 条
  • [41] Hardware-Accelerated Index Construction for Semantic Web
    Blochwitz, Christopher
    Wolff, Julian
    Berekovic, Mladen
    Heinrich, Dennis
    Groppe, Sven
    Joseph, Jan Moritz
    Pionteck, Thilo
    2018 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT 2018), 2018, : 281 - 284
  • [42] PHAST: Hardware-accelerated shortest path trees
    Delling, Daniel
    Goldberg, Andrew V.
    Nowatzyk, Andreas
    Werneck, Renato F.
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2013, 73 (07) : 940 - 952
  • [43] Protean: ADAPTIVE HARDWARE-ACCELERATED INTERMITTENT COMPUTING
    Bakar, Abu
    Goel, Rishabh
    de Winkel, Jasper
    Huang, Jason
    Ahmed, Saad
    Islam, Bashima
    Pawelczak, Przemyslaw
    Yildirim, Kasim Sinan
    Hester, Josiah
    GETMOBILE-MOBILE COMPUTING & COMMUNICATIONS REVIEW, 2023, 27 (01) : 5 - 10
  • [44] Recent advances in hardware-accelerated volume rendering
    Ma, KL
    Lum, EB
    Muraki, S
    COMPUTERS & GRAPHICS-UK, 2003, 27 (05): : 725 - 734
  • [45] Transform coding for hardware-accelerated volume rendering
    Fout, Nathaniel
    Ma, Kwan-Liu
    IEEE TRANSACTIONS ON VISUALIZATION AND COMPUTER GRAPHICS, 2007, 13 (06) : 1600 - 1607
  • [46] Hardware-Accelerated Dual-Split Trees
    Lin, Daqi
    Vasiou, Elena
    Yuksel, Cem
    Kopta, Daniel
    Brunvand, Erik
    PROCEEDINGS OF THE ACM ON COMPUTER GRAPHICS AND INTERACTIVE TECHNIQUES, 2020, 3 (02)
  • [47] Automated Composition and Execution of Hardware-accelerated Operator Graphs
    Werner, Stefan
    Heinrich, Dennis
    Piper, Jannik
    Groppe, Sven
    Backasch, Rico
    Blochwitz, Christopher
    Pionteck, Thilo
    2015 10TH INTERNATIONAL SYMPOSIUM ON RECONFIGURABLE COMMUNICATION-CENTRIC SYSTEMS-ON-CHIP (RECOSOC), 2015,
  • [48] A Hardware-Accelerated Software Platform for Adaptive Radiation Therapy
    Park, Seyoun
    Plishker, William
    Robinson, Adam
    Zaki, George
    Shekhar, Raj
    McNutt, Todd
    Quon, Harry
    Wong, John
    Lee, Junghoon
    WORLD CONGRESS ON MEDICAL PHYSICS AND BIOMEDICAL ENGINEERING, 2015, VOLS 1 AND 2, 2015, 51 : 509 - 512
  • [49] Hardware-accelerated texture advection for unsteady flow visualization
    Jobard, B
    Erlebacher, G
    Hussaini, MY
    VISUALIZATION 2000, PROCEEDINGS, 2000, : 155 - 162
  • [50] Hardware-accelerated rendering of antialiased shadows with shadow maps
    Brabec, S
    Seidel, HP
    COMPUTER GRAPHICS INTERNATIONAL 2001, PROCEEDINGS, 2001, : 209 - 214