Place and Route for Massively Parallel Hardware-Accelerated Functional Verification

被引:0
|
作者
Moffitt, Michael D. [1 ]
Guenther, Gernot E. [1 ]
Pasnik, Kevin A. [1 ]
机构
[1] IBM Corp, Armonk, NY 10504 USA
来源
2013 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD) | 2013年
关键词
MICROPROCESSOR;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Hardware acceleration is a critical component in any modern functional verification methodology. To achieve the best possible utilization, a compiler must intelligently map a logical netlist to the various resources available in the machine architecture. For instance, instructions that serve to route signals between processors must be carefully balanced with those that encode Boolean operations. In addition, chip-to-chip communication should be reduced whilst also ensuring that logic is appropriately partitioned to be executed concurrently. This process is exacerbated by hard constraints on accelerator capacity, as well as rapidly growing industrial designs that approach billions of gates in size. In this paper, we present several compilation strategies that optimize resource allocation to curtail simulation depth, leverage design hierarchy to reduce runtime and memory, and exploit parallel processing to further improve performance. We also review the history of hardware acceleration within IBM, and describe the evolution in architecture that has driven many of these advances in compilation.
引用
收藏
页码:466 / 472
页数:7
相关论文
共 50 条
  • [21] A hardware-accelerated novel IR system
    Weeks, M
    Hodge, VJ
    Austin, J
    10TH EUROMICRO WORKSHOP ON PARALLEL, DISTRIBUTED AND NETWORK-BASED PROCESSING, PROCEEDINGS, 2002, : 283 - 289
  • [22] Hardware-Accelerated Twofish Core for FPGA
    Smekal, David
    Hajny, Jan
    Martinasek, Zdenek
    2018 41ST INTERNATIONAL CONFERENCE ON TELECOMMUNICATIONS AND SIGNAL PROCESSING (TSP), 2018, : 338 - 341
  • [23] Hardware-Accelerated Dynamic Binary Translation
    Rokicki, Simon
    Rohou, Erven
    Derrien, Steven
    PROCEEDINGS OF THE 2017 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2017, : 1062 - 1067
  • [24] Hardware-accelerated rendering of photo hulls
    Li, M
    Magnor, M
    Seidel, HP
    COMPUTER GRAPHICS FORUM, 2004, 23 (03) : 635 - 642
  • [25] Hardware-accelerated multimodality volume fusion
    Hong, H
    Bae, J
    Kye, H
    Shin, YG
    MEDICAL IMAGING 2005: VISUALIZATION, IMAGE-GUIDED PROCEDURES, AND DISPLAY, PTS 1 AND 2, 2005, 5744 : 629 - 635
  • [26] Hardware-Accelerated Gradient Noise for Graphics
    Spjut, Josef B.
    Kensler, Andrew E.
    Brunvand, Erik L.
    GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, 2009, : 457 - 462
  • [27] Realistic, hardware-accelerated shading and lighting
    Heidrich, W
    Seidel, HP
    SIGGRAPH 99 CONFERENCE PROCEEDINGS, 1999, : 171 - 178
  • [28] Hardware-Accelerated Network Control Planes
    Molero, Edgar Costa
    Vissicchio, Stefano
    Vanbever, Laurent
    HOTNETS-XVII: PROCEEDINGS OF THE 2018 ACM WORKSHOP ON HOT TOPICS IN NETWORKS, 2018, : 120 - 126
  • [29] ANALYSIS OF THE BASIC IMPLEMENTATION ASPECTS OF HARDWARE-ACCELERATED DENSITY FUNCTIONAL THEORY CALCULATIONS
    Wielgosz, Maciej
    Mazur, Grzegorz
    Makowski, Marcin
    Jamro, Ernest
    Russek, Pawel
    Wiatr, Kazimierz
    COMPUTING AND INFORMATICS, 2010, 29 (06) : 989 - 1000
  • [30] Parallel and Pipelined Filter Operator for Hardware-Accelerated Operator Graphs in Semantic Web Databases
    Werner, Stefan
    Heinrich, Dennis
    Stelzner, Marc
    Groppe, Sven
    Backasch, Rico
    Pionteck, Thilo
    2014 IEEE INTERNATIONAL CONFERENCE ON COMPUTER AND INFORMATION TECHNOLOGY (CIT), 2014, : 539 - 546