Field-programmable gate array-based hardware architecture for high-speed camera with KAI-0340 CCD image sensor

被引:0
|
作者
Wang Hao [1 ]
Yan Su [1 ]
Zhou Zuofeng [1 ]
Cao Jianzhong [1 ]
Yan Aqi [1 ]
Tang Liniao [1 ]
Lei Yangjie [1 ]
机构
[1] Chinese Acad Sci, Xian Inst Opt & Precis Mech, Xian 710119, Peoples R China
来源
INTERNATIONAL SYMPOSIUM ON PHOTOELECTRONIC DETECTION AND IMAGING 2013: IMAGING SENSORS AND APPLICATIONS | 2013年 / 8908卷
关键词
High-speed camera; Color demosaicing; Auto-exposure; FPGA;
D O I
10.1117/12.2033013
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
We present a field-programmable gate array (FPGA)-based hardware architecture for high-speed camera which have fast auto-exposure control and colour filter array (CFA) demosaicing. The proposed hardware architecture includes the design of charge coupled devices (CCD) drive circuits, image processing circuits, and power supply circuits. CCD drive circuits transfer the TTL (Transistor-Transistor-Logic) level timing Sequences which is produced by image processing circuits to the timing Sequences under which CCD image sensor can output analog image signals. Image processing circuits convert the analog signals to digital signals which is processing subsequently, and the TTL timing, auto-exposure control, CFA demosaicing, and gamma correction is accomplished in this module. Power supply circuits provide the power for the whole system, which is very important for image quality. Power noises effect image quality directly, and we reduce power noises by hardware way, which is very effective. In this system, the CCD is KAI-0340 which is can output 210 full resolution frame-per-second, and our camera can work outstandingly in this mode. The speed of traditional auto-exposure control algorithms to reach a proper exposure level is so slow that it is necessary to develop a fast auto-exposure control method. We present a new auto-exposure algorithm which is fit high-speed camera. Color demosaicing is critical for digital cameras, because it converts a Bayer sensor mosaic output to a full color image, which determines the output image quality of the camera. Complexity algorithm can acquire high quality but cannot implement in hardware. An low-complexity demosaicing method is presented which can implement in hardware and satisfy the demand of quality. The experiment results are given in this paper in last.
引用
收藏
页数:8
相关论文
共 50 条
  • [31] A Field-Programmable Gate Array-Based Adaptive Sleep Posture Analysis Accelerator for Real-Time Monitoring
    Sravanthi, Mangali
    Gunturi, Sravan Kumar
    Chinnaiah, Mangali Chinna
    Lam, Siew-Kei
    Vani, G. Divya
    Basha, Mudasar
    Janardhan, Narambhatla
    Krishna, Dodde Hari
    Dubey, Sanjay
    SENSORS, 2024, 24 (22)
  • [32] A Versatile Approach for Adaptive Grid Mapping and Grid Flex-Graph Exploration with a Field-Programmable Gate Array-Based Robot Using Hardware Schemes
    Basha, Mudasar
    Kumar, Munuswamy Siva
    Chinnaiah, Mangali Chinna
    Lam, Siew-Kei
    Srikanthan, Thambipillai
    Vani, Gaddam Divya
    Janardhan, Narambhatla
    Krishna, Dodde Hari
    Dubey, Sanjay
    SENSORS, 2024, 24 (09)
  • [33] An optimized pulse coupled neural network image de-noising method for a field-programmable gate array based polarization camera
    Liu, Yueze
    Hong, Yingping
    Lu, Zhumao
    Zhang, Huixin
    Xiong, Jijun
    Zhao, Donghua
    Shen, Chong
    Yu, Hua
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2021, 92 (11):
  • [34] Hardware implementation and performance analysis of MPTD-CSMA protocol based on field-programmable gate array in VANET
    Ding, Hongwei
    Lu, Xu
    Li, Bo
    Wang, Liqing
    Bao, Liyong
    Yang, Zhijun
    Liu, Qianlin
    IET COMMUNICATIONS, 2020, 14 (16) : 2769 - 2779
  • [35] Nonvolatile Nanoelectromechanical Memory Switches for Low-Power and High-Speed Field-Programmable Gate Arrays
    Kim, Yong Jun
    Choi, Woo Young
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (02) : 673 - 679
  • [36] High-speed and area-efficient Sobel edge detector on field-programmable gate array for artificial intelligence and machine learning applications
    Sikka, Prateek
    Asati, Abhijit R.
    Shekhar, Chandra
    COMPUTATIONAL INTELLIGENCE, 2021, 37 (03) : 1056 - 1067
  • [37] Reconfigurable field-programmable gate array-based on-chip learning neuromorphic digital implementation for nonlinear function approximation
    Gholami, Morteza
    Farsa, Edris Zaman
    Karimi, Gholamreza
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (08) : 2425 - 2435
  • [38] Continuous, high-speed, volumetric photoacoustic microscopy via a field programmable gate array
    Mattison, Scott P.
    Shelton, Ryan L.
    Maxson, Ryan T.
    Applegate, Brian E.
    PHOTONS PLUS ULTRASOUND: IMAGING AND SENSING 2013, 2013, 8581
  • [39] A Novel Field-Programmable Gate Array-Based Self-Sustaining Current Balancing Approach for Silicon Carbide MOSFETs
    Giannopoulos, Nektarios
    Ioannidis, Georgios
    Vokas, Georgios
    Psomopoulos, Constantinos S.
    ELECTRONICS, 2025, 14 (02):
  • [40] A field-programmable-gate-array-based high-speed transceiver for a quartz crystal microbalance induced bond-rupture sensor
    Yuan, Yong J.
    van der Werff, Matthew J.
    Xu, W. L.
    MEASUREMENT SCIENCE AND TECHNOLOGY, 2011, 22 (04)