A Field-Programmable Gate Array-Based Adaptive Sleep Posture Analysis Accelerator for Real-Time Monitoring

被引:0
|
作者
Sravanthi, Mangali [1 ,2 ]
Gunturi, Sravan Kumar [1 ]
Chinnaiah, Mangali Chinna [3 ,4 ]
Lam, Siew-Kei [4 ]
Divya Vani, G. [3 ]
Basha, Mudasar [3 ]
Janardhan, Narambhatla [5 ]
Hari Krishna, Dodde [3 ]
Dubey, Sanjay [3 ]
机构
[1] Department of Electronics and Communication Engineering, Koneru Lakshmaiah Education Foundation, Aziz Nagar, Telangana, Hyderabad,500075, India
[2] Department of Electronics and Communication Engineering, Malla Reddy Institute of Engineering and Technology, MaisammagudaTelangana, Hyderabad,500014, India
[3] Department of Electronics and Communications Engineering, B. V. Raju Institute of Technology, Medak (Dist), Telangana, Narsapur,502313, India
[4] College of Computing and Data Science (CCDS), Nanyang Technological University, Singapore,639798, Singapore
[5] Department of Mechanical Engineering, Chaitanya Bharati Institute of Technology, GandipetTelangana, Hyderabad,500075, India
关键词
Digital storage - Reconfigurable architectures - Reconfigurable hardware - Sensor data fusion;
D O I
10.3390/s24227104
中图分类号
学科分类号
摘要
This research presents a sleep posture monitoring system designed to assist the elderly and patient attendees. Monitoring sleep posture in real time is challenging, and this approach introduces hardware-based edge computation methods. Initially, we detected the postures using minimally optimized sensing modules and fusion techniques. This was achieved based on subject (human) data at standard and adaptive levels using posture-learning processing elements (PEs). Intermittent posture evaluation was performed with respect to static and adaptive PEs. The final stage was accomplished using the learned subject posture data versus the real-time posture data using posture classification. An FPGA-based Hierarchical Binary Classifier (HBC) algorithm was developed to learn and evaluate sleep posture in real time. The IoT and display devices were used to communicate the monitored posture to attendant/support services. Posture learning and analysis were developed using customized, reconfigurable VLSI architectures for sensor fusion, control, and communication modules in static and adaptive scenarios. The proposed algorithms were coded in Verilog HDL, simulated, and synthesized using VIVADO 2017.3. A Zed Board-based field-programmable gate array (FPGA) Xilinx board was used for experimental validation. © 2024 by the authors.
引用
收藏
相关论文
共 50 条
  • [1] Efficient Prototyping of a Field-Programmable Gate Array-Based Real-Time Model of a Modular Multilevel Converter
    Gong, Wenming
    Liu, Chaofan
    Wang, Mingdong
    Zhao, Xiaobing
    [J]. ENERGIES, 2024, 17 (03)
  • [2] Field-programmable gate array-based design for real-time computation of ensemble empirical mode decomposition
    Das, Kaushik
    Nath Pradhan, Sambhu
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (08) : 2312 - 2328
  • [3] Application of a Real-Time Field-Programmable Gate Array-Based Image-Processing System for Crop Monitoring in Precision Agriculture
    Antora, Sabiha Shahid
    Alahe, Mohammad Ashik
    Chang, Young K.
    Nguyen-Quang, Tri
    Heung, Brandon
    [J]. AGRIENGINEERING, 2024, 6 (03):
  • [4] Real-time power monitoring using field-programmable gate array with IoT technology
    Lee, Kok Tong
    Mun, Hou Kit
    [J]. IET SCIENCE MEASUREMENT & TECHNOLOGY, 2019, 13 (06) : 931 - 935
  • [5] Efficient field-programmable gate array-based reconfigurable accelerator for deep convolution neural network
    Hu, Xianghong
    Chen, Taosheng
    Huang, Hongmin
    Liu, Zihao
    Li, Xueming
    Xiong, Xiaoming
    [J]. ELECTRONICS LETTERS, 2021, 57 (06) : 238 - 240
  • [6] Monitoring field-programmable gate array-based processing engines of dependable computer systems
    Bartzoudis, N.
    Hopkins, A. B. T.
    McDonald-Maier, K. D.
    [J]. IET COMPUTERS AND DIGITAL TECHNIQUES, 2007, 1 (06): : 661 - 668
  • [7] Field-Programmable Gate Array-based fluxgate magnetometer with digital integration
    Butta, Mattia
    Janosek, Michal
    Ripka, Pavel
    [J]. JOURNAL OF APPLIED PHYSICS, 2010, 107 (09) : 1998
  • [8] Field-programmable gate-array-based graph coloring accelerator
    Pochet, LM
    Linderman, ML
    Drager, SL
    Kohler, RL
    [J]. JOURNAL OF SPACECRAFT AND ROCKETS, 2002, 39 (04) : 474 - 480
  • [9] Real-time object tracking system based on field-programmable gate array and convolution neural network
    Lyu, Congyi
    Chen, Haoyao
    Jiang, Xin
    Li, Peng
    Liu, Yunhui
    [J]. INTERNATIONAL JOURNAL OF ADVANCED ROBOTIC SYSTEMS, 2017, 14 (01):
  • [10] Field-programmable gate array-based laboratory oriented to control theory courses
    Cruz-Miguel, Edson E.
    Rodriguez-Resendiz, Juvenal
    Garcia-Martinez, Jose R.
    Camarillo-Gomez, Karla A.
    Perez-Soto, Gerardo I.
    [J]. COMPUTER APPLICATIONS IN ENGINEERING EDUCATION, 2019, 27 (05) : 1253 - 1266