Field-programmable gate array-based hardware architecture for high-speed camera with KAI-0340 CCD image sensor

被引:0
|
作者
Wang Hao [1 ]
Yan Su [1 ]
Zhou Zuofeng [1 ]
Cao Jianzhong [1 ]
Yan Aqi [1 ]
Tang Liniao [1 ]
Lei Yangjie [1 ]
机构
[1] Chinese Acad Sci, Xian Inst Opt & Precis Mech, Xian 710119, Peoples R China
来源
INTERNATIONAL SYMPOSIUM ON PHOTOELECTRONIC DETECTION AND IMAGING 2013: IMAGING SENSORS AND APPLICATIONS | 2013年 / 8908卷
关键词
High-speed camera; Color demosaicing; Auto-exposure; FPGA;
D O I
10.1117/12.2033013
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
We present a field-programmable gate array (FPGA)-based hardware architecture for high-speed camera which have fast auto-exposure control and colour filter array (CFA) demosaicing. The proposed hardware architecture includes the design of charge coupled devices (CCD) drive circuits, image processing circuits, and power supply circuits. CCD drive circuits transfer the TTL (Transistor-Transistor-Logic) level timing Sequences which is produced by image processing circuits to the timing Sequences under which CCD image sensor can output analog image signals. Image processing circuits convert the analog signals to digital signals which is processing subsequently, and the TTL timing, auto-exposure control, CFA demosaicing, and gamma correction is accomplished in this module. Power supply circuits provide the power for the whole system, which is very important for image quality. Power noises effect image quality directly, and we reduce power noises by hardware way, which is very effective. In this system, the CCD is KAI-0340 which is can output 210 full resolution frame-per-second, and our camera can work outstandingly in this mode. The speed of traditional auto-exposure control algorithms to reach a proper exposure level is so slow that it is necessary to develop a fast auto-exposure control method. We present a new auto-exposure algorithm which is fit high-speed camera. Color demosaicing is critical for digital cameras, because it converts a Bayer sensor mosaic output to a full color image, which determines the output image quality of the camera. Complexity algorithm can acquire high quality but cannot implement in hardware. An low-complexity demosaicing method is presented which can implement in hardware and satisfy the demand of quality. The experiment results are given in this paper in last.
引用
收藏
页数:8
相关论文
共 50 条
  • [41] A Field Programmable Gate Array-Based Digital Temperature Sensor's Response to Supply Voltage Variation
    Princewill, Akpojotor
    Ayodeji, Oluwatope
    Kayode, Ayodele
    2015 4TH MEDITERRANEAN CONFERENCE ON EMBEDDED COMPUTING (MECO), 2015, : 64 - 67
  • [42] A Field Programmable Gate Array-Based Digital Temperature Sensor with Improved Immunity to Static Supply Shift
    Princewill, Akpojotor
    Ayodeji, Oluwatope
    Kayode, Ayodele
    Adesola, Aderounmu
    Rotimi, Adagunodo
    2014 17TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD), 2014, : 1 - 8
  • [43] High-Frequency Systolic Array-Based Transformer Accelerator on Field Programmable Gate Arrays
    Chen, Yonghao
    Li, Tianrui
    Chen, Xiaojie
    Cai, Zhigang
    Su, Tao
    ELECTRONICS, 2023, 12 (04)
  • [44] Hardware Trojan Attacks on the Reconfigurable Interconnections of Field-Programmable Gate Array-Based Convolutional Neural Network Accelerators and a Physically Unclonable Function-Based Countermeasure Detection Technique
    Hou, Jia
    Liu, Zichu
    Yang, Zepeng
    Yang, Chen
    MICROMACHINES, 2024, 15 (01)
  • [45] E-Booster: A Field-Programmable Gate Array-Based Accelerator for Secure Tree Boosting Using Additively Homomorphic Encryption
    Wu, Guiming
    He, Qianwen
    Jiang, Jiali
    Zhang, Zhenxiang
    Shi, Yunfeng
    Long, Xin
    Jiang, Linquan
    Li, Shuangchen
    Xie, Yuan
    Wei, Changzheng
    Zhao, Yuan
    Yan, Ying
    Zhang, Hui
    Zou, Yinchao
    IEEE MICRO, 2023, 43 (05) : 88 - 96
  • [46] Field-programmable gate array-based software-defined radio for millimetre-wave single-carrier transmission
    Sobaihi, K.
    Hammoudeh, A.
    Scammell, D.
    IET NETWORKS, 2012, 1 (04) : 239 - 248
  • [47] Resonator Fiber Optic Gyro with Bipolar Digital Serrodyne Scheme Using a Field-Programmable Gate Array-Based Digital Processor
    Wang, Xijing
    He, Zuyuan
    Hotate, Kazuo
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2011, 50 (04)
  • [48] Development of a field-programmable gate array-based real-time generic solver for power electronics circuits with arbitrary configurations
    Chen, Yuan
    Liu, Jiadai
    Ding, Hui
    Zhang, Yi
    HIGH VOLTAGE, 2025, 10 (01): : 47 - 55
  • [50] A high-frequency signal generator based on direct digital synthesizer and field-programmable gate array
    Du, Yuanbo
    Li, Wenbing
    Ge, Yapeng
    Li, Hui
    Deng, Ke
    Lu, Zehuang
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2017, 88 (09):