Transient Error Management for Partially Adaptive Router in Network-on-Chip (NoC)

被引:0
|
作者
Yu, Qiaoyan [1 ]
Ampadu, Paul [1 ]
机构
[1] Univ New Hampshire, Dept Elect & Comp Engn, Durham, NH 03824 USA
关键词
SCHEMES;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose a concatenate error detection method that exploits inherent information redundancy in network-on-chip (NoC) router, to address transient route computation errors. In our previous works, inherent information redundancy has been successfully employed to management transient errors in routers using XY deterministic routing algorithm. To prevent misrouting caused by transient errors injected in the partially adaptive router, we improve our previous method by using concatenate error detection logic. The proposed method is applied to a recent partially adaptive router based on logic-based distributed routing (LBDR). Analysis and simulation results show that the proposed method reduces the residual error rate by up to 1.98x and 3.47x over our previous approach and triple modular redundancy (TMR), respectively. More importantly, the proposed method consumes 2.6x less area and 2.1x less power consumption compared to TMR.
引用
收藏
页码:1672 / 1675
页数:4
相关论文
共 50 条
  • [31] Adaptive error control for nanometer scale network-on-chip links
    Yu, Q.
    Ampadu, P.
    [J]. IET COMPUTERS AND DIGITAL TECHNIQUES, 2009, 3 (06): : 643 - 659
  • [32] Shield: A Reliable Network-on-Chip Router Architecture for Chip Multiprocessors
    Poluri, Pavan
    Louri, Ahmed
    [J]. IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2016, 27 (10) : 3058 - 3070
  • [33] A Soft Error Tolerant Network-on-Chip Router Pipeline for Multi-Core Systems
    Poluri, Pavan
    Louri, Ahmed
    [J]. IEEE COMPUTER ARCHITECTURE LETTERS, 2015, 14 (02) : 107 - 110
  • [34] Wormhole routing with virtual channels using adaptive rate control for network-on-chip (NoC)
    Nousias, Ioannis
    Arslan, Tughrul
    [J]. AHS 2006: FIRST NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, PROCEEDINGS, 2006, : 420 - +
  • [35] Adaptive Router with Predictor using Congestion Degree for 3D Network-on-Chip
    Zeng, Lian
    Jiang, Xin
    Watanabe, Takahiro
    [J]. 2013 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2013, : 46 - 49
  • [36] Low-Latency Power-Efficient Adaptive Router Design for Network-on-Chip
    Nasirian, Nasim
    Bayoumi, Magdy
    [J]. 2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 287 - 291
  • [37] Hardware Trojan Mitigation Technique in Network-on-Chip (NoC)
    Hussain, Musharraf
    Baloach, Naveed Khan
    Ali, Gauhar
    ElAffendi, Mohammed
    Dhaou, Imed Ben
    Ullah, Syed Sajid
    Uddin, Mueen
    [J]. MICROMACHINES, 2023, 14 (04)
  • [38] ON DESIGN AND APPLICATION MAPPING OF A NETWORK-ON-CHIP (NOC) ARCHITECTURE
    Bahn, Jun Ho
    Lee, Seung Eun
    Yang, Yoon Seok
    Yang, Jungsook
    Bagherzadeh, Nader
    [J]. PARALLEL PROCESSING LETTERS, 2008, 18 (02) : 239 - 255
  • [39] Injection Level Flow Control for Network-on-Chip (NoC)
    Tang, Minghua
    Lin, Xiaola
    [J]. JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2011, 27 (02) : 527 - 544
  • [40] A load balancing bufferless deflection router for network-on-chip
    Zhou Xiaofeng
    Zhu Zhangming
    Zhou Duan
    [J]. JOURNAL OF SEMICONDUCTORS, 2016, 37 (07)