A Method of Gate-level Circuit Reliability Estimation Based on Iterative PTM Model

被引:5
|
作者
Xiao, Jie [1 ]
Jiang, Jianhui [1 ]
Zhu, Xuguang [1 ]
Ouyang, Chengtian [1 ]
机构
[1] Tongji Univ, Coll Elect & Informat Engn, Shanghai 201804, Peoples R China
关键词
Gate-level reliability estimation; macro-gate; iterative PTM model; logical partition; LOGIC-CIRCUITS;
D O I
10.1109/PRDC.2011.45
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The rapid development of nanotechnology has opened up new possibilities and introduced new challenges for circuit design. It is very important to study new analysis methods for accurate circuit reliability. Few methods for evaluating circuit reliability were proposed in recent years. For example, the original probabilistic transfer matrix (PTM) model has large time and space overhead, so it can only calculate small scale circuits; the improved PTM model proposed in [2] can handle large scale circuits but it also has large time overhead. In this paper, the concept of macro-gate is defined and an iterative PTM model based on macro-gate is proposed. Based on this model, a circuit reliability evaluation algorithm that can calculate the circuit reliability from primary input to any level of the circuit is given. The complexity of the proposed algorithm related to the number of macro-gates contained in the circuit is linear. Experimental results show that the proposed method has the same accuracy as the PTM model, but it has lower time overhead for large circuits.
引用
收藏
页码:276 / 277
页数:2
相关论文
共 50 条
  • [31] Current Source Model of Combinational Logic Gates for Accurate Gate-level Circuit Analysis and Timing Analysis
    Chen, Kai
    Kim, Young Hwan
    [J]. 2015 International symposium on VLSI Design, Automation and Test (VLSI-DAT), 2015,
  • [32] A TRANSPUTER-BASED GATE-LEVEL FAULT SIMULATOR
    CABODI, G
    GAI, S
    REORDA, MS
    [J]. MICROPROCESSING AND MICROPROGRAMMING, 1990, 30 (1-5): : 529 - 534
  • [33] Understanding the Impact of Gate-Level Physical Reliability Effects on Whole Program Execution
    Balasubramanian, Raghuraman
    Sankaralingam, Karthikeyan
    [J]. 2014 20TH IEEE INTERNATIONAL SYMPOSIUM ON HIGH PERFORMANCE COMPUTER ARCHITECTURE (HPCA-20), 2014, : 60 - 71
  • [34] Hybrid Multi-level Hardware Trojan Detection Method for Gate-level Netlists Based on XGBoost
    Zhang Ying
    Li Shen
    Chen Xin
    Yao Jiaqi
    Mao Zhiming
    [J]. JOURNAL OF ELECTRONICS & INFORMATION TECHNOLOGY, 2021, 43 (10) : 3050 - 3057
  • [35] Symbolic-functional representation inference for gate-level power estimation
    Lyu, Zejia
    Shen, Jizhong
    [J]. Microelectronics Journal, 2024, 154
  • [36] Fast sequential circuit test generation using high-level and gate-level techniques
    Rudnick, EM
    Vietti, R
    Ellis, A
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE, PROCEEDINGS, 1998, : 570 - 576
  • [37] A logic obfuscation attack method based on gate-level information flow tracing techniques
    Liu, Liang
    Zhu, Jiacheng
    Zhang, Zhe
    Shen, Lixiang
    Sun, Yufeng
    Mu, Dejun
    [J]. Xibei Gongye Daxue Xuebao/Journal of Northwestern Polytechnical University, 2024, 42 (01): : 78 - 83
  • [38] A unified compact model of the gate oxide reliability for complete circuit level analysis
    Lee, Chi-Hwan
    Yang, Gi-Young
    Park, Jin-Kyu
    Park, Young-Kwan
    Kim, Hyung-Wook
    Park, Donggun
    Yoo, Moon-Hyun
    [J]. 2007 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2007, : 549 - +
  • [39] Design-in-reliability: From library modeling and optimization to gate-level verification
    Jain, Palkesh
    Pudi, Bapana
    Sreenivasan, Meghna
    [J]. MICROELECTRONICS RELIABILITY, 2014, 54 (6-7) : 1421 - 1432
  • [40] A simplified gate-level fault model for crosstalk effects analysis
    Civera, P
    Macchiarulo, L
    Violante, M
    [J]. 17TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2002, : 31 - 39