Defect-tolerant demultiplexer circuits based on threshold logic and coding

被引:1
|
作者
Roth, Ron M. [1 ]
Robinett, Warren [2 ]
Kuekes, Philip J. [2 ]
Williams, R. Stanley [2 ]
机构
[1] Technion, Dept Comp Sci, IL-32000 Haifa, Israel
[2] Hewlett Packard Labs, Palo Alto, CA 94304 USA
关键词
ERROR; BOUNDS; CODES;
D O I
10.1088/0957-4484/20/13/135201
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
A defect-tolerant design is presented for a demultiplexer circuit that is based on threshold logic. The design uses coding both to handle (i.e., tolerate) defects in the circuit and to improve the voltage margin in its gates. The following model is assumed for the defects: configured junctions can become either stuck open or stuck closed, and non-configured junctions can become shorted. Two realizations of the circuit are presented: one using conventional transistor circuitry, and the other using nanoscale components and wiring. The design presented in this paper demonstrates how a standard digital building-block circuit-a demultiplexer-can be efficiently protected against several types of defect simultaneously.
引用
收藏
页数:14
相关论文
共 50 条
  • [1] Defect-tolerant Logic with Nanoscale Crossbar Circuits
    Tad Hogg
    Greg Snider
    Journal of Electronic Testing, 2007, 23 : 117 - 129
  • [2] Defect-tolerant logic with nanoscale crossbar circuits
    Hogg, Tad
    Snider, Greg
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2007, 23 (2-3): : 117 - 129
  • [3] Cross Logic: a New Approach for Defect-Tolerant Circuits
    Slimani, Mariem
    Ben Dhia, Arwa
    Naviner, Lirida
    2014 IEEE INTERNATIONAL CONFERENCE ON IC DESIGN & TECHNOLOGY (ICICDT), 2014,
  • [4] Experimental demonstration of a defect-tolerant nanocrossbar demultiplexer
    Li, Zhiyong
    Pickett, Matthew D.
    Stewart, Duncan
    Ohlberg, Douglas A. A.
    Li, Xuema
    Wu, Wei
    Robinett, Warren
    Williams, R. Stanley
    NANOTECHNOLOGY, 2008, 19 (16)
  • [5] Defect tolerance based on coding and series replication in transistor-logic demultiplexer circuits
    Robinett, Warren
    Kuekes, Philip J.
    Williams, R. Stanley
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (11) : 2410 - 2421
  • [6] Defect-Tolerant Logic Hardening for Crossbar-based Nanosystems
    Su, Yehua
    Rao, Wenjing
    DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 1801 - 1806
  • [7] Defect-tolerant adder circuits with nanoscale crossbars
    Hogg, T
    Snider, GS
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2006, 5 (02) : 97 - 100
  • [8] Yield modeling for majority voting based defect-tolerant VLSI circuits
    Stroud, CE
    IEEE SOUTHEASTCON '99, PROCEEDINGS, 1999, : 229 - 236
  • [9] A Defect-Tolerant Multiplexer Using Differential Logic for FPGAs
    Ben Dhia, Arwa
    Slimani, Mariem
    Naviner, Lirida
    2014 PROCEEDINGS OF THE 21ST INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS & SYSTEMS (MIXDES), 2014, : 375 - 380
  • [10] Reliability evaluation of von Neumann multiplexing based defect-tolerant majority circuits
    Bhaduri, D
    Shukla, SK
    2004 4TH IEEE CONFERENCE ON NANOTECHNOLOGY, 2004, : 599 - 601