Defect-tolerant demultiplexer circuits based on threshold logic and coding

被引:1
|
作者
Roth, Ron M. [1 ]
Robinett, Warren [2 ]
Kuekes, Philip J. [2 ]
Williams, R. Stanley [2 ]
机构
[1] Technion, Dept Comp Sci, IL-32000 Haifa, Israel
[2] Hewlett Packard Labs, Palo Alto, CA 94304 USA
关键词
ERROR; BOUNDS; CODES;
D O I
10.1088/0957-4484/20/13/135201
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
A defect-tolerant design is presented for a demultiplexer circuit that is based on threshold logic. The design uses coding both to handle (i.e., tolerate) defects in the circuit and to improve the voltage margin in its gates. The following model is assumed for the defects: configured junctions can become either stuck open or stuck closed, and non-configured junctions can become shorted. Two realizations of the circuit are presented: one using conventional transistor circuitry, and the other using nanoscale components and wiring. The design presented in this paper demonstrates how a standard digital building-block circuit-a demultiplexer-can be efficiently protected against several types of defect simultaneously.
引用
收藏
页数:14
相关论文
共 50 条
  • [21] A UNIFIED NEGATIVE-BINOMIAL DISTRIBUTION FOR YIELD ANALYSIS OF DEFECT-TOLERANT CIRCUITS
    KOREN, I
    KOREN, Z
    STAPPER, CH
    IEEE TRANSACTIONS ON COMPUTERS, 1993, 42 (06) : 724 - 734
  • [22] Defect-tolerant computing based on an Asynchronous Cellular Automaton
    Isokawa, T
    Abo, F
    Peper, F
    Kamiura, N
    Matsui, N
    SICE 2003 ANNUAL CONFERENCE, VOLS 1-3, 2003, : 2333 - 2336
  • [23] Defect-Tolerant Logic Implementation onto Nanocrossbars by Exploiting Mapping and Morphing Simultaneously
    Su, Yehua
    Rao, Wenjing
    2011 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2011, : 456 - 462
  • [25] Defect-tolerant interconnect to nanoelectronic circuits: internally redundant demultiplexers based on error-correcting codes
    Kuekes, PJ
    Robinett, W
    Seroussi, G
    Williams, RS
    NANOTECHNOLOGY, 2005, 16 (06) : 869 - 882
  • [26] Defect-tolerant FPGA architecture exploration
    Maidee, Pongstorn
    Bazargan, Kia
    2006 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2006, : 467 - 472
  • [27] A New Memetic Algorithm With Fitness Approximation for the Defect-Tolerant Logic Mapping in Crossbar-Based Nanoarchitectures
    Yuan, Bo
    Li, Bin
    Weise, Thomas
    Yao, Xin
    IEEE TRANSACTIONS ON EVOLUTIONARY COMPUTATION, 2014, 18 (06) : 846 - 859
  • [28] DTR - A DEFECT-TOLERANT ROUTING ALGORITHM
    PITAKSANONKUL, A
    THANAWASTIEN, S
    LURSINSAP, C
    GANDHI, JA
    26TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, 1989, : 795 - 798
  • [29] THEORY OF A DEFECT-TOLERANT DIELECTRIC SYSTEM
    BOGGS, SA
    IEEE TRANSACTIONS ON ELECTRICAL INSULATION, 1993, 28 (03): : 365 - 371
  • [30] Defect-tolerant nanoelectronic pattern classifiers
    Lee, Jung Hoon
    Likharev, Konstantin K.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2007, 35 (03) : 239 - 264