Defect-tolerant demultiplexer circuits based on threshold logic and coding

被引:1
|
作者
Roth, Ron M. [1 ]
Robinett, Warren [2 ]
Kuekes, Philip J. [2 ]
Williams, R. Stanley [2 ]
机构
[1] Technion, Dept Comp Sci, IL-32000 Haifa, Israel
[2] Hewlett Packard Labs, Palo Alto, CA 94304 USA
关键词
ERROR; BOUNDS; CODES;
D O I
10.1088/0957-4484/20/13/135201
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
A defect-tolerant design is presented for a demultiplexer circuit that is based on threshold logic. The design uses coding both to handle (i.e., tolerate) defects in the circuit and to improve the voltage margin in its gates. The following model is assumed for the defects: configured junctions can become either stuck open or stuck closed, and non-configured junctions can become shorted. Two realizations of the circuit are presented: one using conventional transistor circuitry, and the other using nanoscale components and wiring. The design presented in this paper demonstrates how a standard digital building-block circuit-a demultiplexer-can be efficiently protected against several types of defect simultaneously.
引用
收藏
页数:14
相关论文
共 50 条
  • [31] A Defect-tolerant Cluster in a Mesh SRAM-based FPGA
    Ben Dhia, Arwa
    Rehman, Saif Ur
    Blanchardon, Adrien
    Naviner, Linda
    Benabdenbi, Mounir
    Chotin-Avot, Roselyne
    Mehrez, Habib
    Amouri, Emna
    Marrakchi, Zied
    PROCEEDINGS OF THE 2013 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), 2013, : 434 - 437
  • [32] EQUIVALENCE PROOFS OF SOME YIELD MODELING METHODS FOR DEFECT-TOLERANT INTEGRATED-CIRCUITS
    THIBEAULT, C
    SAVARIA, Y
    HOULE, JL
    IEEE TRANSACTIONS ON COMPUTERS, 1995, 44 (05) : 724 - 728
  • [33] ILP Formulations for Variation/Defect-Tolerant Logic Mapping on Crossbar Nano-Architectures
    Zamani, Masoud
    Mirzaei, Hanieh
    Tahoori, Mehdi B.
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2013, 9 (03)
  • [34] A FAST METHOD TO EVALUATE THE OPTIMUM NUMBER OF SPARES IN DEFECT-TOLERANT INTEGRATED-CIRCUITS
    THIBEAULT, C
    SAVARIA, Y
    HOULE, JL
    IEEE TRANSACTIONS ON COMPUTERS, 1994, 43 (06) : 687 - 697
  • [35] A reconfiguration-based defect-tolerant design paradigm for nanotechnologies
    He, C
    Jacome, MF
    de Veciana, G
    IEEE DESIGN & TEST OF COMPUTERS, 2005, 22 (04): : 316 - 326
  • [36] A pageable, defect-tolerant nanoscale memory system
    Biswas, Susmit
    Metodi, Tzvetan S.
    Chong, Frederic T.
    Kastner, Ryan
    2007 IEEE INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURE, 2007, : 85 - +
  • [37] A defect-tolerant memory architecture for molecular electronics
    Lee, MH
    Kim, YK
    Choi, YH
    2003 THIRD IEEE CONFERENCE ON NANOTECHNOLOGY, VOLS ONE AND TWO, PROCEEDINGS, 2003, : 713 - 716
  • [38] Are defect-tolerant circuits with redundancy really cost-effective? Complete and realistic cost model
    Gagnon, Y
    Savaria, Y
    Meunier, M
    Thibeault, C
    1997 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 1997, : 157 - 165
  • [39] Comparative Study of Defect-Tolerant Multiplexers for FPGAs
    Ben Dina, Arwa
    Slimani, Mariem
    Naviner, Linda
    PROCEEDINGS OF THE 2014 IEEE 20TH INTERNATIONAL ON-LINE TESTING SYMPOSIUM (IOLTS), 2014, : 7 - 12