Defect tolerance based on coding and series replication in transistor-logic demultiplexer circuits

被引:8
|
作者
Robinett, Warren [1 ]
Kuekes, Philip J. [1 ]
Williams, R. Stanley [1 ]
机构
[1] Hewlett Packard Labs, Palo Alto, CA 94303 USA
关键词
error correction codes; fault tolerance; reliability; transistor circuits;
D O I
10.1109/TCSI.2007.907865
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present a family of defect tolerant transistor-logic demultiplexer circuits that can defend against both stuck-ON (short defect) and stuck-OFF (open defect) transistors. Short defects are handled by having two or more transistors in series in the circuit, controlled by the same signal. Open defects are handled by having two or more parallel branches in the circuit, controlled by the same signals, or more efficiently, by using a transistor-replication method based on coding theory. These circuits are evaluated, in comparison with an unprotected demultiplexer circuit, by: 1) modeling each circuit's ability to tolerate defects and 2) calculating the cost of the defect tolerance as each circuit's redundancy factor R, which is the relative number of transistors required by the circuit. The defect-tolerance model takes the form of a function giving the failure probability of the entire demultiplexer circuit as a function of the defect probabilities of its component transistors, for both defect types. With the advent of defect tolerance as a new design goal for the circuit designer, this new form of performance analysis has become necessary.
引用
收藏
页码:2410 / 2421
页数:12
相关论文
共 37 条
  • [1] Defect-tolerant demultiplexer circuits based on threshold logic and coding
    Roth, Ron M.
    Robinett, Warren
    Kuekes, Philip J.
    Williams, R. Stanley
    NANOTECHNOLOGY, 2009, 20 (13)
  • [2] BROAD-BAND SELF-OSCILLATORY MULTIVIBRATOR BASED ON INTEGRATED TRANSISTOR - TRANSISTOR-LOGIC MICROCIRCUITS
    DYAKONOV, VP
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1976, 19 (02) : 435 - 439
  • [3] Design and modeling of molecular logic circuits based on transistor structures
    S. Safapour
    R. Sabbaghi-Nadooshan
    A. A. Shokri
    Journal of Computational Electronics, 2016, 15 : 1416 - 1423
  • [4] Design and modeling of molecular logic circuits based on transistor structures
    Safapour, S.
    Sabbaghi-Nadooshan, R.
    Shokri, A. A.
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2016, 15 (04) : 1416 - 1423
  • [5] Transistor-level based defect tolerance for reliable nanoelectronics
    El-Maleh, Aiman H.
    Al-Hashimi, Bashir M.
    Melouki, Aissa
    2008 IEEE/ACS INTERNATIONAL CONFERENCE ON COMPUTER SYSTEMS AND APPLICATIONS, VOLS 1-3, 2008, : 53 - +
  • [6] Defect Characterization and Testing of Skyrmion-Based Logic Circuits
    Zhou, Ziqi
    Guin, Ujjwal
    Li, Peng
    Agrawal, Vishwani D.
    2021 IEEE 39TH VLSI TEST SYMPOSIUM (VTS), 2021,
  • [7] CLOCK-PULSE SHAPER AND MATCHING CIRCUITS FOR SERIES 186 MICROCIRCUITS AND 190 MICROCIRCUITS WITH TRANSISTOR-TRANSISTOR LOGIC MICROCIRCUITS
    URAZOV, AA
    ALEKSEEV, AV
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1977, 20 (04) : 1114 - 1115
  • [8] Design of Fault Tolerant Digital Integrated Circuits based on Quadded Transistor Logic
    Rohanipoor, Mohammad Reza
    Ghavami, Behnam
    Raji, Mohsen
    2016 EIGHTH INTERNATIONAL CONFERENCE ON INFORMATION AND KNOWLEDGE TECHNOLOGY (IKT), 2016, : 188 - 192
  • [9] CMOS logic gates based on the minimum theoretical number of transistor in series
    Schneider, Felipe R.
    Reis, Andre I.
    Ribas, Renato P.
    24TH NORCHIP CONFERENCE, PROCEEDINGS, 2006, : 85 - +
  • [10] A Fault Tolerance Technique for Combinational Circuits Based on Selective-Transistor Redundancy
    Sheikh, Ahmad T.
    El-Maleh, Aiman H.
    Elrabaa, Muhammad E. S.
    Sait, Sadiq M.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (01) : 224 - 237