The output permutation for the multiple-valued logic minimization with universal literals

被引:1
|
作者
Hozumi, T [1 ]
Kakusho, O [1 ]
Hata, Y [1 ]
机构
[1] Hyogo Univ, Dept Econ & Informat Sci, Hiraoka, Kakogawa 6750101, Japan
关键词
D O I
10.1109/ISMVL.1999.779703
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper shows the effectiveness of an output permutation for the implementation of current-mode CMOS circuits. A combination of a simple function and an output permutation can realize a difficult function and cost for the combination will be lower than the cost for a difficult function. The output permutation can be realized by a universal literal and we can calculate the cost. We first examine the all combinations of universal literals and output permutations and show that some combinations can realize one-variable functions with lower costs. Next, we minimize two-variable functions and compare the costs with the costs obtained by some output permutations. As the result, we show that about 70% functions can reduce the costs and their reduction ratio is about 12% on average.
引用
下载
收藏
页码:105 / 109
页数:5
相关论文
共 50 条