Logic BIST With Capture-Per-Clock Hybrid Test Points

被引:20
|
作者
Moghaddam, Elham [1 ]
Mukherjee, Nilanjan [1 ]
Rajski, Janusz [1 ]
Solecki, Jedrzej [1 ]
Tyszer, Jerzy [2 ]
Zawada, Justyna [2 ]
机构
[1] Siemens Business, Wilsonville, OR 97070 USA
[2] Poznan Univ Tech, Fac Elect & Telecommun, PL-60965 Poznan, Poland
关键词
Design for testability; embedded test; logic built-in self-test (LBIST); scan-based testing; test points; COMPRESSION; TESTABILITY; INSERTION; CIRCUITS; TIME;
D O I
10.1109/TCAD.2018.2834441
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Logic built-in self-test (LBIST) is now increasingly used with on-chip test compression as a complementary solution for in-system test, where high quality, low power, low silicon area, and most importantly short test application time are key factors affecting ICs targeted for safety-critical systems. Test points, common in LBIST-ready designs, can help to reduce test time and the overall silicon overhead so that one can get desired test coverage with the minimal number of patterns. Typically, LBIST test points are dysfunctional when enabled in an ATPG-based test compression mode. Similarly, test points used to reduce ATPG pattern counts (PCs) cannot guarantee desired random testability. In this paper, we present a hybrid test point technology designed to reduce deterministic PCs and to improve fault detection likelihood by means of the same minimal set of test points. The hybrid test points are subsequently deployed in a scan-based LBIST scheme addressing stringent test requirements of certain application domains such as the automotive electronics market. These requirements, largely driven by safety standards, are met by significantly reducing test application time while preserving the high fault coverage. The new scheme is a combination of pseudorandom test patterns delivered in a test-per-clock fashion through conventional scan chains and per-cycle-driven hybrid observation test points that capture faulty effects every shift cycle into dedicated scan chains. Their content is gradually shifted into a compactor shared with the remaining chains that deliver responses once a test pattern has been shifted-in. Experimental results obtained for industrial designs confirm feasibility of the new schemes, and they are reported herein.
引用
收藏
页码:1028 / 1041
页数:14
相关论文
共 50 条
  • [31] Low power logic BIST with high test effectiveness
    Wang, Weizheng
    Liu, Peng
    Cai, Shuo
    Xiang, Lingyun
    IEICE ELECTRONICS EXPRESS, 2013, 10 (23):
  • [32] A Low Power Test-per-Clock BIST Scheme Through Selectively Activating Multi Two-Bit TRCs
    Zhou, Bin
    Wu, Xinchun
    2014 FOURTH INTERNATIONAL CONFERENCE ON INSTRUMENTATION AND MEASUREMENT, COMPUTER, COMMUNICATION AND CONTROL (IMCCC), 2014, : 505 - 509
  • [33] Capture-Pattern-Control to Address the Fault Detection Degradation Problem of Multi-Cycle Test in Logic BIST
    Wang, Senling
    Aono, Tomoki
    Higami, Yoshinobu
    Takahashi, Hiroshi
    Iwata, Hiroyuki
    Maeda, Yoichi
    Matsushima, Jun
    2018 IEEE 27TH ASIAN TEST SYMPOSIUM (ATS), 2018, : 155 - 160
  • [34] A modified clock scheme for a low power BIST test pattern generator
    Girard, P
    Guiller, L
    Landrault, C
    Pravossoudovitch, S
    Wunderlich, HJ
    19TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2001, : 306 - 311
  • [35] BIST-based test and diagnosis of FPGA logic blocks
    Abramovici, M
    Stroud, CE
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2001, 9 (01) : 159 - 172
  • [36] Logic BIST Architecture for System-Level Test and Diagnosis
    Qian, Jun
    Wang, Xingang
    Yang, Qinfu
    Zhuang, Fei
    Jia, Junbo
    Li, Xiangfeng
    Zuo, Yuan
    Mekkoth, Jayanth
    Liu, Jinsong
    Chao, Hao-Jan
    Wu, Shianling
    Yang, Huafeng
    Yu, Lizhen
    Zhao, Feifei
    Wang, Laung-Terng
    2009 ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2009, : 21 - +
  • [37] Logic BIST and scan test techniques for multiple identical blocks
    Arabi, K
    20TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2002, : 60 - 65
  • [38] Logic/Clock-Path-Aware At-Speed Scan Test Generation for Avoiding False Capture Failures and Reducing Clock Stretch
    Asada, K.
    Wen, X.
    Holst, S.
    Miyase, K.
    Kajihara, S.
    Kochte, M. A.
    Schneider, E.
    Wunderlich, H. -J.
    Qian, J.
    2015 IEEE 24TH ASIAN TEST SYMPOSIUM (ATS), 2015, : 103 - 108
  • [39] Hybrid BIST test scheduling based on defect probabilities
    He, ZY
    Jervan, G
    Peng, Z
    Eles, P
    13TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2004, : 230 - 235
  • [40] Accelerated test points selection method for scan-based BIST
    Nakao, M
    Hatayama, K
    Higashi, I
    SIXTH ASIAN TEST SYMPOSIUM (ATS'97), PROCEEDINGS, 1997, : 359 - 364