Logic BIST With Capture-Per-Clock Hybrid Test Points

被引:20
|
作者
Moghaddam, Elham [1 ]
Mukherjee, Nilanjan [1 ]
Rajski, Janusz [1 ]
Solecki, Jedrzej [1 ]
Tyszer, Jerzy [2 ]
Zawada, Justyna [2 ]
机构
[1] Siemens Business, Wilsonville, OR 97070 USA
[2] Poznan Univ Tech, Fac Elect & Telecommun, PL-60965 Poznan, Poland
关键词
Design for testability; embedded test; logic built-in self-test (LBIST); scan-based testing; test points; COMPRESSION; TESTABILITY; INSERTION; CIRCUITS; TIME;
D O I
10.1109/TCAD.2018.2834441
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Logic built-in self-test (LBIST) is now increasingly used with on-chip test compression as a complementary solution for in-system test, where high quality, low power, low silicon area, and most importantly short test application time are key factors affecting ICs targeted for safety-critical systems. Test points, common in LBIST-ready designs, can help to reduce test time and the overall silicon overhead so that one can get desired test coverage with the minimal number of patterns. Typically, LBIST test points are dysfunctional when enabled in an ATPG-based test compression mode. Similarly, test points used to reduce ATPG pattern counts (PCs) cannot guarantee desired random testability. In this paper, we present a hybrid test point technology designed to reduce deterministic PCs and to improve fault detection likelihood by means of the same minimal set of test points. The hybrid test points are subsequently deployed in a scan-based LBIST scheme addressing stringent test requirements of certain application domains such as the automotive electronics market. These requirements, largely driven by safety standards, are met by significantly reducing test application time while preserving the high fault coverage. The new scheme is a combination of pseudorandom test patterns delivered in a test-per-clock fashion through conventional scan chains and per-cycle-driven hybrid observation test points that capture faulty effects every shift cycle into dedicated scan chains. Their content is gradually shifted into a compactor shared with the remaining chains that deliver responses once a test pattern has been shifted-in. Experimental results obtained for industrial designs confirm feasibility of the new schemes, and they are reported herein.
引用
收藏
页码:1028 / 1041
页数:14
相关论文
共 50 条
  • [21] Reducing Test Power and Improving Test Effectiveness for Logic BIST
    Wang Weizheng
    Cai Shuo
    Xiang Lingyun
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2014, 14 (05) : 640 - 648
  • [22] Test cost minimization for hybrid BIST
    Jervan, G
    Peng, Z
    Ubar, R
    IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2000, : 283 - 291
  • [23] Clock Gate Test Points
    Devta-Prasanna, Narendra
    Gunda, Arun
    INTERNATIONAL TEST CONFERENCE 2010, 2010,
  • [24] At-speed logic BIST architecture for multi-clock designs
    Wang, LT
    Wen, XQ
    Hsu, PC
    Wu, SL
    Guo, JS
    2005 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2005, : 475 - 478
  • [25] At-speed logic BIST using a frozen clock testing strategy
    Shin, JS
    Yu, XM
    Rudnick, EM
    Abramovici, M
    INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, : 64 - 71
  • [26] LOW POWER TEST PATTERN GENERATOR WITH MODIFIED CLOCK FOR BIST
    Moryani, Bharti
    Mishra, D. K.
    2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE), 2017, : 402 - 407
  • [27] Using Logic BIST to Test the PIC Block in FPGA
    Bian, Aiqin
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2013 (CSTIC 2013), 2013, 52 (01): : 799 - 805
  • [28] A BIST Logic Design for MarchS3C Memory Test BIST Implementation
    Cascaval, Petru
    Silion, Radu
    Cascaval, Doina
    ROMANIAN JOURNAL OF INFORMATION SCIENCE AND TECHNOLOGY, 2009, 12 (04): : 440 - 454
  • [29] Logic BIST approaches for test ready IP cores
    Warren, C
    Fugert, E
    Erokhin, V
    ELECTRONIC ENGINEERING, 2001, 73 (899): : 26 - 28
  • [30] Combining deterministic logic BIST with test point insertion
    Vranken, H
    Meister, F
    Wunderlich, HJ
    ETW'02: 7TH IEEE EUROPEAN TEST WORKSHOP, PROCEEDINGS, 2002, : 105 - 110