Test cost minimization for hybrid BIST

被引:26
|
作者
Jervan, G [1 ]
Peng, Z [1 ]
Ubar, R [1 ]
机构
[1] Linkoping Univ, Dept Comp & Informat Sci, SE-58183 Linkoping, Sweden
关键词
D O I
10.1109/DFTVS.2000.887168
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a hybrid BIST solution for testing systems-on-chip which combines pseudorandom lest patterns,with stored deterministic rest patterns. A method is proposed to find the optimal balance between pseudorandom and stored lest patterns to perform cove test with minimum time and memory, without losing rest quality. Two accurate algorithms are proposed for finding the optimal time-moment to stop pseudorandom test generation and to apply stored patterns. To speed lip the optimization procedure, a method is proposed for fast estimation of the expected cost for different possible solutions with very low computational cost. Experimental results have demonstrated the feasibility of the proposed approach for cost optimization of hybrid BIST.
引用
收藏
页码:283 / 291
页数:9
相关论文
共 50 条
  • [1] Cost Minimization for ASIC Hybrid BIST Designs
    Popa, I.
    Zafiu, A.
    Cazacu, D.
    2009 32ND INTERNATIONAL SPRING SEMINAR ON ELECTRONICS TECHNOLOGY, 2009, : 611 - +
  • [2] Energy minimization for hybrid BIST in a system-on-chip test environment
    Ubar, R
    Shchenova, T
    Jervan, G
    Peng, Z
    ETS 2005:10TH IEEE EUROPEAN TEST SYMPOSIUM, PROCEEDINGS, 2005, : 2 - 7
  • [3] Test Time Minimization for Hybrid BIST of Core-Based Systems
    Gert Jervan
    Petru Eles
    Zebo Peng
    Raimund Ubar
    Maksim Jenihhin
    Journal of Computer Science and Technology, 2006, 21 : 907 - 912
  • [4] Test time minimization for hybrid BIST of core-based systems
    Jervan, Gert
    Eles, Petru
    Peng, Zebo
    Ubar, Raimund
    Jenihhin, Maksim
    JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2006, 21 (06) : 907 - 912
  • [5] Test time minimization for hybrid BIST of core-based systems
    Jervan, G
    Eles, P
    Peng, Z
    Ubar, R
    Jenihhin, M
    ATS 2003: 12TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2003, : 318 - 323
  • [6] Fast test cost calculation for hybrid BIST in digital systems
    Orasson, E
    Raidma, R
    Ubar, R
    Jervan, G
    Peng, Z
    EUROMICRO SYMPOSIUM ON DIGITAL SYSTEMS DESIGN, PROCEEDINGS, 2001, : 318 - 325
  • [7] A Hybrid Low-Cost PLL Test Scheme based on BIST Methodology
    Cai, Zhikuang
    Que, Shixuan
    Liu, Tingting
    Xu, Haobo
    PROCEEDINGS OF THE 2015 INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS RESEARCH AND MECHATRONICS ENGINEERING, 2015, 121 : 354 - 357
  • [8] Grouping and Placement of Memory BIST Controllers for Test Application Time Minimization
    Yeh, Chang-Han
    Cheng, Chun-Hua
    Huang, Shih-Hsu
    2016 5TH INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS (ISNE), 2016,
  • [9] Lowering the cost of test: ATPG vs. BIST
    Hay, C
    INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, : 1180 - 1180
  • [10] An improved estimation methodology for hybrid BIST cost calculation
    Jervan, G
    Peng, Z
    Ubar, R
    Korelina, O
    22ND NORCHIP CONFERENCE, PROCEEDINGS, 2004, : 297 - 300