Parallelization Strategies for Fast Factorized Backprojection SAR on Embedded Multi-Core Architectures

被引:0
|
作者
Wielage, M. [1 ]
Cholewa, F. [1 ]
Riggers, C. [1 ]
Pirsch, P. [1 ]
Blume, H. [1 ]
机构
[1] Leibniz Univ Hannover, Inst Microelect Syst, D-30167 Hannover, Germany
关键词
Projection algorithm; Radar imaging; Parallel algorithms; Multicore processing; Low-power electronics;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents parallelization strategies for the implementation of imaging algorithms for synthetic aperture radar (SAR). Great emphasis is placed on time-domain based algorithms, namely the Global Backprojection Algorithm (GBP) and its accelerated version, the Fast Factorized Backprojection Algorithm (FFBP). Multi-core platforms are selected for implementation as some combine good performance results with moderate power consumption. The implemented algorithms support several types of parallelization, as the stages of the algorithms can be handled sequentially or interleaved. For the GBP algorithm three different data distribution schemes are investigated. For the FFBP algorithm a successive stage calculation method is compared with a combined calculation method. The performance is exemplary evaluated on the low cost/energy, yet powerful multi-core platform Odroid-XU4. All parallelization strategies show an almost linear speed-up with the number of used cores. Even though a specific multi-core platform is investigated, the design decisions are applicable for general multi-core architectures.
引用
收藏
页码:234 / 239
页数:6
相关论文
共 50 条
  • [41] Cholesky factorization on SIMD multi-core architectures
    Lemaitre, Florian
    Couturier, Benjamin
    Lacassagne, Lionel
    JOURNAL OF SYSTEMS ARCHITECTURE, 2017, 79 : 1 - 15
  • [42] Parallel Programming Tools for Multi-core Architectures
    Mohr, Bernd
    Krammer, Bettina
    Mix, Hartmut
    PARALLEL COMPUTING: FROM MULTICORES AND GPU'S TO PETASCALE, 2010, 19 : 643 - 652
  • [43] Branch Prediction Migration for Multi-core Architectures
    Zhang, Tan
    Zhou, Chaobing
    Huang, Libo
    Xiao, Nong
    2017 INTERNATIONAL CONFERENCE ON NETWORKING, ARCHITECTURE, AND STORAGE (NAS), 2017, : 282 - 283
  • [44] Game Engine Design on Multi-core Architectures
    Zhu Lianzhang
    Xu Chao
    2008 INTERNATIONAL WORKSHOP ON INFORMATION TECHNOLOGY AND SECURITY, 2008, : 24 - 28
  • [45] Synchronization mechanisms on modern multi-core architectures
    Liu, Shaoshan
    Gaudiot, Jean-Luc
    ADVANCES IN COMPUTER SYSTEMS ARCHITECTURE, PROCEEDINGS, 2007, 4697 : 290 - +
  • [46] Impact of Network Sharing in Multi-core Architectures
    Narayanaswamy, G.
    Balaji, R.
    Feng, W.
    2008 PROCEEDINGS OF 17TH INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATIONS AND NETWORKS, VOLS 1 AND 2, 2008, : 249 - +
  • [47] Sparse Matrix Operations on Multi-core Architectures
    Trinitis, Carsten
    Kuestner, Tilman
    Weidendorfer, Josef
    Smajic, Jasmin
    PARALLEL COMPUTING TECHNOLOGIES, PROCEEDINGS, 2009, 5698 : 41 - +
  • [48] Cache Efficiency and Scalability on Multi-core Architectures
    Mueller, Thomas
    Trinitis, Carsten
    Smajic, Jasmin
    PARALLEL COMPUTING TECHNOLOGIES, 2011, 6873 : 88 - +
  • [49] Bias Scheduling in Heterogeneous Multi-core Architectures
    Koufaty, David
    Reddy, Dheeraj
    Hahn, Scott
    EUROSYS'10: PROCEEDINGS OF THE EUROSYS 2010 CONFERENCE, 2010, : 125 - 138
  • [50] Fast factorized backprojection algorithm for vehicle-mounted forward-looking ground penetrating SAR
    Wang, Jian
    Zhang, Han-Hua
    Zhou, Zhi-Min
    Song, Qian
    Jin, Tian
    Guofang Keji Daxue Xuebao/Journal of National University of Defense Technology, 2009, 31 (01): : 74 - 79