Parallelization Strategies for Fast Factorized Backprojection SAR on Embedded Multi-Core Architectures

被引:0
|
作者
Wielage, M. [1 ]
Cholewa, F. [1 ]
Riggers, C. [1 ]
Pirsch, P. [1 ]
Blume, H. [1 ]
机构
[1] Leibniz Univ Hannover, Inst Microelect Syst, D-30167 Hannover, Germany
关键词
Projection algorithm; Radar imaging; Parallel algorithms; Multicore processing; Low-power electronics;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents parallelization strategies for the implementation of imaging algorithms for synthetic aperture radar (SAR). Great emphasis is placed on time-domain based algorithms, namely the Global Backprojection Algorithm (GBP) and its accelerated version, the Fast Factorized Backprojection Algorithm (FFBP). Multi-core platforms are selected for implementation as some combine good performance results with moderate power consumption. The implemented algorithms support several types of parallelization, as the stages of the algorithms can be handled sequentially or interleaved. For the GBP algorithm three different data distribution schemes are investigated. For the FFBP algorithm a successive stage calculation method is compared with a combined calculation method. The performance is exemplary evaluated on the low cost/energy, yet powerful multi-core platform Odroid-XU4. All parallelization strategies show an almost linear speed-up with the number of used cores. Even though a specific multi-core platform is investigated, the design decisions are applicable for general multi-core architectures.
引用
收藏
页码:234 / 239
页数:6
相关论文
共 50 条
  • [1] Automatic Parallelization of Simulink Models for Multi-core Architectures
    Tuncali, Cumhur Erkan
    Fainekos, Georgios
    Lee, Yann-Hang
    2015 IEEE 17TH INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING AND COMMUNICATIONS, 2015 IEEE 7TH INTERNATIONAL SYMPOSIUM ON CYBERSPACE SAFETY AND SECURITY, AND 2015 IEEE 12TH INTERNATIONAL CONFERENCE ON EMBEDDED SOFTWARE AND SYSTEMS (ICESS), 2015, : 964 - 971
  • [2] Parallelization and Optimization of a CBVIR System on Multi-Core Architectures
    Miao, Qiankun
    Chen, Yurong
    Li, Jianguo
    Zhang, Qi
    Zhang, Yimin
    Chen, Guoliang
    2009 IEEE INTERNATIONAL SYMPOSIUM ON PARALLEL & DISTRIBUTED PROCESSING, VOLS 1-5, 2009, : 2583 - +
  • [3] FAST FACTORIZED BACKPROJECTION ALGORITHM FOR UWB SAR IMAGE RECONSTRUCTION
    Vu, Viet T.
    Sjogren, Thomas K.
    Pettersson, Mats I.
    2011 IEEE INTERNATIONAL GEOSCIENCE AND REMOTE SENSING SYMPOSIUM (IGARSS), 2011, : 4237 - 4240
  • [4] Study of autofocus method for SAR imagery created by fast factorized backprojection
    Li, Hao-Lin
    Chen, Lu-Lu
    Zhang, Lei
    Xing, Meng-Dao
    Bao, Zheng
    Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2014, 36 (04): : 938 - 945
  • [5] Fast recursive matrix multiplication for multi-core architectures
    Ruenger, Gudula
    Schwind, Michael
    ICCS 2010 - INTERNATIONAL CONFERENCE ON COMPUTATIONAL SCIENCE, PROCEEDINGS, 2010, 1 (01): : 67 - 76
  • [6] Fast and Scalable Thread Migration for Multi-Core Architectures
    Rodrigues, Miguel
    Roma, Nuno
    Tomas, Pedro
    PROCEEDINGS IEEE/IFIP 13TH INTERNATIONAL CONFERENCE ON EMBEDDED AND UBIQUITOUS COMPUTING 2015, 2015, : 9 - 16
  • [7] Multi-core embedded processor based on FPGA and parallelization of SUSAN algorithm
    Department of Computer Science and Technology, Harbin Institute of Technology, Harbin 150001, China
    Jisuanji Xuebao, 2008, 11 (1995-2004):
  • [8] SAR Imaging Using Fast Factorized Backprojection Based on Optimal Regional Partition
    Jiang Xiaolong
    Wang Jian
    Song Qian
    Zhou Zhimin
    2014 IEEE RADAR CONFERENCE, 2014, : 229 - 232
  • [9] An Investigation on FPGA Based Energy Profiling of Multi-Core Embedded Architectures
    Marcu, Marius
    Ghenea, Madalin
    Cernazanu-Glavan, Cosmin
    Ionascu, Marian
    23RD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS CIRCUITS AND SYSTEMS (ICECS 2016), 2016, : 720 - 723
  • [10] Heterogeneous multi-core architectures
    Mitra, Tulika
    IPSJ Transactions on System LSI Design Methodology, 2015, 8 : 51 - 62