Associative architecture for image processing

被引:2
|
作者
Adar, R
Akerib, A
机构
关键词
parallel processing; associative memory; associative processing; real-time image processing; machine vision;
D O I
10.1117/12.279621
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This article presents a new generation in parallel processing architecture for real-time image processing. The approach is implemented in a real time image processor chip, called the Xium(TM)-2, based on combining a fully associative array which provides the parallel engine with a serial RISC core on the same die. The architecture is fully programmable and can be programmed to implement a wide range of color image processing, computer vision and media processing functions in real time. The associative part of the chip is based on patented pending methodology of Associative Computing Ltd. (ACL), which condenses 2048 associative processors, each of 128 ''intelligent'' bits. Each bit can be a processing bit or st memory bit. At only 33 Mhz and 0.6 micron manufacturing technology process, the chip has It computational power of 3 Billion ALU operations per second and 66 Billion string search operations per second. The fully programmable nature of the Xium(TM)-2 chip enables developers to use ACL tools to write their own proprietary algorithms combined with existing image processing and analysis functions from ACL's extended set of libraries.
引用
收藏
页码:232 / 240
页数:9
相关论文
共 50 条
  • [1] AN ASSOCIATIVE PROCESSING MODULE FOR A HETEROGENEOUS VISION ARCHITECTURE
    STORER, R
    POUT, MR
    THOMSON, AR
    DAGLESS, EL
    DULLER, AWG
    MARRIOTT, AP
    HICKS, PJ
    IEEE MICRO, 1992, 12 (03) : 42 - 55
  • [2] Holographic associative memory with parallel processing architecture
    Zhang, YM
    Liu, W
    Li, HQ
    PHOTOREFRACTIVE FIBER AND CRYSTAL DEVICES: MATERIALS, OPTICAL PROPERTIES, AND APPLICATIONS II, 1996, 2849 : 271 - 279
  • [3] Hardware architecture for a Bidirectional Hetero-Associative Protein Processing Associative Memory
    Qadir, Omer
    Liu, Jerry
    Timmis, Jon
    Tempesti, Gianluca
    Tyrrell, Andy
    2011 IEEE CONGRESS ON EVOLUTIONARY COMPUTATION (CEC), 2011, : 208 - 215
  • [4] AN ASSOCIATIVE PROCESSOR ARRAY FOR IMAGE-PROCESSING
    DULLER, AWG
    STORER, RH
    THOMSON, AR
    DAGLESS, EL
    IMAGE AND VISION COMPUTING, 1989, 7 (02) : 151 - 158
  • [5] AN ARCHITECTURE FOR ASSOCIATIVE PROCESSING OF LARGE KNOWLEDGE BASES (LKBS)
    MCGREGOR, D
    MCINNES, S
    HENNING, M
    COMPUTER JOURNAL, 1987, 30 (05): : 404 - 412
  • [6] AN ASSOCIATIVE STRING PROCESSOR ARCHITECTURE FOR PARALLEL PROCESSING APPLICATIONS
    KRIKELIS, A
    LEA, RM
    MICROPROCESSING AND MICROPROGRAMMING, 1988, 24 (1-5): : 747 - 754
  • [7] FLEXIBLE ARCHITECTURE FOR IMAGE PROCESSING.
    Hartenstein, R.W.
    Hirschbiel, A.
    Weber, M.
    1600, (21): : 1 - 5
  • [9] Distributed image processing on spiral architecture
    Wu, Q
    He, XJ
    Hintz, T
    FIFTH INTERNATIONAL CONFERENCE ON ALGORITHMS AND ARCHITECTURES FOR PARALLEL PROCESSING, PROCEEDINGS, 2002, : 84 - 91
  • [10] Hardware Architecture for Advanced Image Processing
    Grabowski, Kamil
    Napieralski, Andrzej
    2010 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD (NSS/MIC), 2010, : 3626 - 3633