Associative architecture for image processing

被引:2
|
作者
Adar, R
Akerib, A
机构
关键词
parallel processing; associative memory; associative processing; real-time image processing; machine vision;
D O I
10.1117/12.279621
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This article presents a new generation in parallel processing architecture for real-time image processing. The approach is implemented in a real time image processor chip, called the Xium(TM)-2, based on combining a fully associative array which provides the parallel engine with a serial RISC core on the same die. The architecture is fully programmable and can be programmed to implement a wide range of color image processing, computer vision and media processing functions in real time. The associative part of the chip is based on patented pending methodology of Associative Computing Ltd. (ACL), which condenses 2048 associative processors, each of 128 ''intelligent'' bits. Each bit can be a processing bit or st memory bit. At only 33 Mhz and 0.6 micron manufacturing technology process, the chip has It computational power of 3 Billion ALU operations per second and 66 Billion string search operations per second. The fully programmable nature of the Xium(TM)-2 chip enables developers to use ACL tools to write their own proprietary algorithms combined with existing image processing and analysis functions from ACL's extended set of libraries.
引用
收藏
页码:232 / 240
页数:9
相关论文
共 50 条
  • [31] Service oriented architecture for medical image processing
    Vaida, Mircea-Florin
    Todica, Valeriu
    Cremene, Marcel
    INTERNATIONAL JOURNAL OF COMPUTER ASSISTED RADIOLOGY AND SURGERY, 2008, 3 (3-4) : 363 - 369
  • [32] A distributed memory architecture for morphological image processing
    Kishore, AD
    Srinivasan, S
    ITCC 2003: INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY: COMPUTERS AND COMMUNICATIONS, PROCEEDINGS, 2003, : 536 - 540
  • [33] MULTIDIMENSIONAL VIDEO IMAGE-PROCESSING ARCHITECTURE
    ARBEITER, JH
    OPTICAL ENGINEERING, 1986, 25 (07) : 875 - 880
  • [34] Integrated memory/logic architecture for image processing
    Sodini, CG
    Gealow, JC
    Talib, ZA
    Masaki, I
    ELEVENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 304 - 309
  • [35] Implementation of a wavelet transform architecture for image processing
    Diou, C
    Torres, L
    Robert, M
    VLSI: SYSTEMS ON A CHIP, 2000, 34 : 101 - 112
  • [36] UltraSONIC: A reconfigurable architecture for video image processing
    Haynes, SD
    Epsom, HG
    Cooper, RJ
    McAlpine, PL
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS: RECONFIGURABLE COMPUTING IS GOING MAINSTREAM, 2002, 2438 : 482 - 491
  • [37] MODELING A PARALLEL ARCHITECTURE FOR IMAGE-PROCESSING
    HOUEIX, P
    BECKER, M
    RAIRO-RECHERCHE OPERATIONNELLE-OPERATIONS RESEARCH, 1988, 22 (01): : 45 - 65
  • [38] On The Efficiency of Heterogeneous System Architecture for Image Processing
    Chetty, Shaylin
    Winberg, Simon
    2020 CONFERENCE ON INFORMATION COMMUNICATIONS TECHNOLOGY AND SOCIETY (ICTAS), 2020,
  • [39] ARCHITECTURE FOR A TRANSPUTER IMAGE-PROCESSING SYSTEM
    OSOSKOV, AG
    FILIN, AG
    YUKOV, IE
    PROGRAMMING AND COMPUTER SOFTWARE, 1992, 18 (04) : 181 - 188
  • [40] OPTICAL ASSOCIATIVE MEMORY USING OPTOELECTRONIC NEUROCHIPS FOR IMAGE-PROCESSING
    OITA, M
    NITTA, Y
    TAI, S
    KYUMA, K
    IEICE TRANSACTIONS ON ELECTRONICS, 1994, E77C (01) : 56 - 62