Associative architecture for image processing

被引:2
|
作者
Adar, R
Akerib, A
机构
关键词
parallel processing; associative memory; associative processing; real-time image processing; machine vision;
D O I
10.1117/12.279621
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This article presents a new generation in parallel processing architecture for real-time image processing. The approach is implemented in a real time image processor chip, called the Xium(TM)-2, based on combining a fully associative array which provides the parallel engine with a serial RISC core on the same die. The architecture is fully programmable and can be programmed to implement a wide range of color image processing, computer vision and media processing functions in real time. The associative part of the chip is based on patented pending methodology of Associative Computing Ltd. (ACL), which condenses 2048 associative processors, each of 128 ''intelligent'' bits. Each bit can be a processing bit or st memory bit. At only 33 Mhz and 0.6 micron manufacturing technology process, the chip has It computational power of 3 Billion ALU operations per second and 66 Billion string search operations per second. The fully programmable nature of the Xium(TM)-2 chip enables developers to use ACL tools to write their own proprietary algorithms combined with existing image processing and analysis functions from ACL's extended set of libraries.
引用
收藏
页码:232 / 240
页数:9
相关论文
共 50 条
  • [21] Non-Boolean Associative Processing: Circuits, System Architecture, and Algorithms
    Fang, Yan
    Gnegy, Chet N.
    Shibata, Tadashi
    Dash, Denver
    Chiarulli, Donald M.
    Levitan, Steven P.
    IEEE JOURNAL ON EXPLORATORY SOLID-STATE COMPUTATIONAL DEVICES AND CIRCUITS, 2015, 1 : 94 - 102
  • [22] ADVANCED ARCHITECTURE FOR GRAPHICS AND IMAGE-PROCESSING
    ENGLAND, N
    PROCEEDINGS OF THE SOCIETY OF PHOTO-OPTICAL INSTRUMENTATION ENGINEERS, 1981, 301 : 54 - 57
  • [23] Optimization of SIMD architecture parameters for image processing
    Fu, Y.
    Wu, Y.
    Huazhong Ligong Daxue Xuebao/Journal Huazhong (Central China) University of Science and Technology, 2001, 29 (06): : 16 - 18
  • [24] An architecture for Web-based image processing
    Srini, VP
    Pini, D
    Armstrong, MD
    Alalusi, SH
    Thendean, J
    Ueng, SZ
    Bushong, DP
    Borowski, ES
    Chao, E
    Rabaey, JM
    PARALLEL AND DISTRIBUTED METHODS FOR IMAGE PROCESSING, 1997, 3166 : 90 - 101
  • [25] Service oriented architecture for medical image processing
    Mircea-Florin Vaida
    Valeriu Todica
    Marcel Cremene
    International Journal of Computer Assisted Radiology and Surgery, 2008, 3 : 363 - 369
  • [26] MATCHING THE TASK TO AN IMAGE-PROCESSING ARCHITECTURE
    CANTONI, V
    LEVIALDI, S
    COMPUTER VISION GRAPHICS AND IMAGE PROCESSING, 1983, 22 (02): : 301 - 309
  • [27] System architecture of CT image processing computer
    Lou, Zhuxiu
    (19):
  • [28] Optoelectronic pipeline architecture for morphological image processing
    Michael, N
    Arrathoon, R
    APPLIED OPTICS, 1997, 36 (08): : 1718 - 1725
  • [29] Image processing architecture for local features computation
    Diaz, Javier
    Ros, Eduardo
    Mota, Sonia
    Carrillo, Richard
    RECONFIGURABLE COMPUTING: ARCHITECTURES, TOOLS AND APPLICATIONS, 2007, 4419 : 259 - +
  • [30] A specific compilation scheme for image processing architecture
    Bodin, F
    Essafi, H
    Pic, M
    CAMP'97 - FOURTH IEEE INTERNATIONAL WORKSHOP ON COMPUTER ARCHITECTURE FOR MACHINE PERCEPTION, PROCEEDINGS, 1997, : 56 - 60